CXD9208GP

From PS3 Developer wiki
Revision as of 16:11, 4 October 2022 by Sandungas (talk | contribs) (→‎Pinout)
Jump to navigation Jump to search

Sony CXD9208GP (PS2 bridge chip)

bridge chip from EE+GS to the CXM4024R

6-710-433-01 / IC7301
Used on PS3 FAT CECHAxx/COK-001 and CECHBxx/COK-001
Unknown bridge chip from EE+GS to the CXM4024R (see MultiAV) and the RSX

Pinout

14x14 pads array

Pad Name Type Description
Internal External
A1 TEST_IN_0 GND
Others
Ground
A2 PLLAVS1 GND
Others
Ground
A3
A4
A5
A6
A7
A8
A9
A10
A11
A12
A13
A14
         
B1
B2
B3 PLLAVD1 +1.5V_BRIDGE
Others
B4
B5
B6
B7
B8
B9
B10
B11
B12
B13
B14
         
C1
C2
C3 TEST_IN_1 GND
Others
Ground
C4 VSS2 GND
Others
Ground
C5 VSS2 GND
Others
Ground
C6
C7
C8
C9
C10
C11 VSS GND
Others
Ground
C12 VSS GND
Others
Ground
C13
C14
         
D1
D2
D3
D4 VSS GND
Others
Ground
D5 VDDC +1.5V_BRIDGE
Others
D6 VDD +1.5V_EEGS_VDDO
Others
D7 VSS GND
Others
Ground
D8 VDDC +1.5V_BRIDGE
Others
D9 VDD +1.5V_EEGS_VDDO
Others
D10 VSS GND
Others
Ground
D11 VDD +1.5V_EEGS_VDDO
Others
D12
D13
D14
         
E1
E2
E3
E4 VSS2 GND
Others
Ground
E5 VDDS +3.3V_BRIDGE
Others
E6 VDDC +1.5V_BRIDGE
Others
E7 VDD +1.5V_EEGS_VDDO
Others
E8 VSS2 GND
Others
Ground
E9 TEST_IN_3 GND
Others
Ground
E10 VDD2 +1.5V_EEGS_VDDO
Others
E11 VDD2 +1.5V_EEGS_VDDO
Others
E12 TEST_IN_4 GND
Others
Ground
E13
E14
         
F1
F2
F3
F4 VDDC +1.5V_BRIDGE
Others
F5 VDDS +3.3V_BRIDGE
Others
F6 VSS GND
Others
Ground
F7 VSS GND
Others
Ground
F8 TEST_IN_2 GND
Others
Ground
F9 VDDS +3.3V_BRIDGE
Others
F10 VDD +1.5V_EEGS_VDDO
Others
F11 VSS2 GND
Others
Ground
F12
F13
F14
         
G1
G2
G3
G4 VSS GND
Others
Ground
G5 VSS2 GND
Others
Ground
G6 VSS GND
Others
Ground
G7 VDDS +3.3V_BRIDGE
Others
G8 VDD2 +1.5V_EEGS_VDDO
Others
G9 VDDC +1.5V_BRIDGE
Others
G10 VSS2 GND
Others
Ground
G11 VDDC +1.5V_BRIDGE
Others
G12
G13
G14
         
H1
H2
H3
H4 VDDC +1.5V_BRIDGE
Others
H5 TEST_PLL_BP_0 GND
Others
Ground
H6 VSS2 GND
Others
Ground
H7 VDDC +1.5V_BRIDGE
Others
H8 VDDS +3.3V_BRIDGE
Others
H9 VDD2 +1.5V_EEGS_VDDO
Others
H10 VSS GND
Others
Ground
H11 VDD +1.5V_EEGS_VDDO
Others
H12
H13
H14
         
J1
J2
J3
J4 VDDC +1.5V_BRIDGE
Others
J5 VDDS +3.3V_BRIDGE
Others
J6 VSS GND
Others
Ground
J7 VDDS +3.3V_BRIDGE
Others
J8 VSS GND
Others
Ground
J9 VSS GND
Others
Ground
J10 VSS2 GND
Others
Ground
J11 VDDC +1.5V_BRIDGE
Others
J12
J13
J14
         
K1
K2
K3
K4 VSS GND
Others
Ground
K5 VDDC +1.5V_BRIDGE
Others
K6 VDDS +3.3V_BRIDGE
Others
K7 VDDS +3.3V_BRIDGE
Others
K8 TEST_PLL_BP_1 GND
Others
Ground
K9 VSS GND
Others
Ground
K10 VDD +1.5V_EEGS_VDDO
Others
K11 VSS GND
Others
Ground
K12
K13
K14
         
L1
L2
L3
L4 VDDC +1.5V_BRIDGE
Others
L5 VSS2 GND
Others
Ground
L6 VSS GND
Others
Ground
L7 VSS2 GND
Others
Ground
L8 VSS GND
Others
Ground
L9 VDDS +3.3V_BRIDGE
Others
L10 VDDS +3.3V_BRIDGE
Others
L11 VSS GND
Others
Ground
L12
L13
L14
         
M1
M2
M3
M4 VSS2 GND
Others
Ground
M5
M6
M7
M8
M9
M10
M11 SW1.5 SW1.5
In
Connected to Syscon pad UNK (BGA 200 pads layout) ?
M12
M13 VBLK EEGS_VBLK1
Out
Connected to EEGS ? (Vertical BLacK, control signal ?)
M14 HBLK EEGS_HBLK1
Out
Connected to EEGS ? (Horizontal BLacK, control signal ?)
         
N1
N2
N3 PLLAVD0 +1.5V_BRIDGE
Others
N4
N5
N6
N7
N8
N9 SW2.65 SW2.65
In
Connected to Syscon pad UNK (BGA 200 pads layout) ?
N10 SW3.3 SW3.3
In
Connected to Syscon pad UNK (BGA 200 pads layout) ?
N11 SW1.81 SW1.81
In
Connected to Syscon pad UNK (BGA 200 pads layout) ?
N12
N13
N14 EGRST EGRST
In
Connected to Syscon pad UNK (BGA 200 pads layout) ?. It seems this line is shared with EEGS, both are reset together
         
P1
P2 PLLAVS0 GND
Others
Ground
P3
P4
P5
P6
P7
P8
P9 SW1.8 SW1.8
In
Connected to Syscon pad UNK (BGA 200 pads layout) ?
P10 SW2.5 SW2.5
In
Connected to Syscon pad UNK (BGA 200 pads layout) ?
P11 SW1.2 SW1.2
In
Connected to Syscon pad UNK (BGA 200 pads layout) ?
P12 SW3.1 SW3.1
In
Connected to Syscon pad UNK (BGA 200 pads layout) ?
P13
P14 PWRUP_EE PWRUP_EE
In
Connected to Syscon pad UNK (BGA 200 pads layout) ?. It seems this line is shared with EEGS, both are powered up together