CXD9208GP: Difference between revisions
Jump to navigation
Jump to search
(→Pinout: All "SIF" pads mapped to EEGS) |
(→Pinout) |
||
Line 74: | Line 74: | ||
! data-sort-value="B99" style="line-height:2em; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden" | | ! data-sort-value="B99" style="line-height:2em; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden" | | ||
|- | |- | ||
| data-sort-value="C01" | C1 || {{cellcolors|#ff6}} PCI_AD30 || BC_PCI_AD30 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad | | data-sort-value="C01" | C1 || {{cellcolors|#ff6}} PCI_AD30 || BC_PCI_AD30 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad AU31 | ||
|- | |- | ||
| data-sort-value="C02" | C2 || {{cellcolors|#ff6}} PCI_AD29 || BC_PCI_AD29 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad | | data-sort-value="C02" | C2 || {{cellcolors|#ff6}} PCI_AD29 || BC_PCI_AD29 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad AV31 | ||
|- | |- | ||
| data-sort-value="C03" | C3 || {{cellcolors|#333|#fff}} TEST_IN_1 || GND || {{pin}} || style="color:#888" | Ground | | data-sort-value="C03" | C3 || {{cellcolors|#333|#fff}} TEST_IN_1 || GND || {{pin}} || style="color:#888" | Ground | ||
Line 104: | Line 104: | ||
! data-sort-value="C99" style="line-height:2em; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden" | | ! data-sort-value="C99" style="line-height:2em; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden" | | ||
|- | |- | ||
| data-sort-value="D01" | D1 || {{cellcolors|#ff6}} PCI_AD26 || BC_PCI_AD26 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad | | data-sort-value="D01" | D1 || {{cellcolors|#ff6}} PCI_AD26 || BC_PCI_AD26 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad AU30 | ||
|- | |- | ||
| data-sort-value="D02" | D2 || {{cellcolors|#ff6}} PCI_AD28 || BC_PCI_AD28 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad | | data-sort-value="D02" | D2 || {{cellcolors|#ff6}} PCI_AD28 || BC_PCI_AD28 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad AW31 | ||
|- | |- | ||
| data-sort-value="D03" | D3 || {{cellcolors|#ff6}} PCI_AD31 || BC_PCI_AD31 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad | | data-sort-value="D03" | D3 || {{cellcolors|#ff6}} PCI_AD31 || BC_PCI_AD31 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad AT31 | ||
|- | |- | ||
| data-sort-value="D04" | D4 || {{cellcolors|#333|#fff}} VSS || GND || {{pin}} || style="color:#888" | Ground | | data-sort-value="D04" | D4 || {{cellcolors|#333|#fff}} VSS || GND || {{pin}} || style="color:#888" | Ground | ||
Line 134: | Line 134: | ||
! data-sort-value="D99" style="line-height:2em; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden" | | ! data-sort-value="D99" style="line-height:2em; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden" | | ||
|- | |- | ||
| data-sort-value="E01" | E1 || {{cellcolors|#ff6}} PCI_AD25 || BC_PCI_AD25 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad | | data-sort-value="E01" | E1 || {{cellcolors|#ff6}} PCI_AD25 || BC_PCI_AD25 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad AT29 | ||
|- | |- | ||
| data-sort-value="E02" | E2 || {{cellcolors|#ff6}} PCI_AD27 || BC_PCI_AD27 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad | | data-sort-value="E02" | E2 || {{cellcolors|#ff6}} PCI_AD27 || BC_PCI_AD27 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad AT30 | ||
|- | |- | ||
| data-sort-value="E03" | E3 || {{cellcolors|#ff6}} PCI_AD24 || BC_PCI_AD24 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad | | data-sort-value="E03" | E3 || {{cellcolors|#ff6}} PCI_AD24 || BC_PCI_AD24 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad AU29 | ||
|- | |- | ||
| data-sort-value="E04" | E4 || {{cellcolors|#333|#fff}} VSS2 || GND || {{pin}} || style="color:#888" | Ground | | data-sort-value="E04" | E4 || {{cellcolors|#333|#fff}} VSS2 || GND || {{pin}} || style="color:#888" | Ground | ||
Line 164: | Line 164: | ||
! data-sort-value="E99" style="line-height:2em; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden" | | ! data-sort-value="E99" style="line-height:2em; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden" | | ||
|- | |- | ||
| data-sort-value="F01" | F1 || {{cellcolors|#ff6}} PCI_AD20 || BC_PCI_AD20 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad | | data-sort-value="F01" | F1 || {{cellcolors|#ff6}} PCI_AD20 || BC_PCI_AD20 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad AU28 | ||
|- | |- | ||
| data-sort-value="F02" | F2 || {{cellcolors|#ff6}} PCI_AD22 || BC_PCI_AD22 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad | | data-sort-value="F02" | F2 || {{cellcolors|#ff6}} PCI_AD22 || BC_PCI_AD22 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad AW29 | ||
|- | |- | ||
| data-sort-value="F03" | F3 || {{cellcolors|#ff6}} PCI_AD18 || BC_PCI_AD18 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad | | data-sort-value="F03" | F3 || {{cellcolors|#ff6}} PCI_AD18 || BC_PCI_AD18 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad AU27 | ||
|- | |- | ||
| data-sort-value="F04" | F4 || {{cellcolors|#d90|#fff}} VDDC || +1.5V_BRIDGE || {{pin}} || Connected to [[Regulators#Mitsumi_MM1591FFBEG_.28Low-Saturation_300mA_Regulators.29 | Mitsumi MM1591FFBEG]] pin 1 | | data-sort-value="F04" | F4 || {{cellcolors|#d90|#fff}} VDDC || +1.5V_BRIDGE || {{pin}} || Connected to [[Regulators#Mitsumi_MM1591FFBEG_.28Low-Saturation_300mA_Regulators.29 | Mitsumi MM1591FFBEG]] pin 1 | ||
Line 194: | Line 194: | ||
! data-sort-value="F99" style="line-height:2em; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden" | | ! data-sort-value="F99" style="line-height:2em; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden" | | ||
|- | |- | ||
| data-sort-value="G01" | G1 || {{cellcolors|#ff6}} PCI_AD21 || BC_PCI_AD21 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad | | data-sort-value="G01" | G1 || {{cellcolors|#ff6}} PCI_AD21 || BC_PCI_AD21 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad AT28 | ||
|- | |- | ||
| data-sort-value="G02" | G2 || {{cellcolors|#ff6}} PCI_AD23 || BC_PCI_AD23 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad | | data-sort-value="G02" | G2 || {{cellcolors|#ff6}} PCI_AD23 || BC_PCI_AD23 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad AV29 | ||
|- | |- | ||
| data-sort-value="G03" | G3 || {{cellcolors|#ff6}} PCI_IDSEL || BC_PCI_AD17 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad | | data-sort-value="G03" | G3 || {{cellcolors|#ff6}} PCI_IDSEL || BC_PCI_AD17 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad AV27 | ||
|- | |- | ||
| data-sort-value="G04" | G4 || {{cellcolors|#333|#fff}} VSS || GND || {{pin}} || style="color:#888" | Ground | | data-sort-value="G04" | G4 || {{cellcolors|#333|#fff}} VSS || GND || {{pin}} || style="color:#888" | Ground | ||
Line 224: | Line 224: | ||
! data-sort-value="G99" style="line-height:2em; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden" | | ! data-sort-value="G99" style="line-height:2em; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden" | | ||
|- | |- | ||
| data-sort-value="H01" | H1 || {{cellcolors|#ff6}} PCI_AD15 || BC_PCI_AD15 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad | | data-sort-value="H01" | H1 || {{cellcolors|#ff6}} PCI_AD15 || BC_PCI_AD15 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad AT23 | ||
|- | |- | ||
| data-sort-value="H02" | H2 || {{cellcolors|#ff6}} PCI_AD16 || BC_PCI_AD16 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad | | data-sort-value="H02" | H2 || {{cellcolors|#ff6}} PCI_AD16 || BC_PCI_AD16 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad AW27 | ||
|- | |- | ||
| data-sort-value="H03" | H3 || {{cellcolors|#ff6}} PCI_AD19 || BC_PCI_AD19 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad | | data-sort-value="H03" | H3 || {{cellcolors|#ff6}} PCI_AD19 || BC_PCI_AD19 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad AT27 | ||
|- | |- | ||
| data-sort-value="H04" | H4 || {{cellcolors|#d90|#fff}} VDDC || +1.5V_BRIDGE || {{pin}} || Connected to [[Regulators#Mitsumi_MM1591FFBEG_.28Low-Saturation_300mA_Regulators.29 | Mitsumi MM1591FFBEG]] pin 1 | | data-sort-value="H04" | H4 || {{cellcolors|#d90|#fff}} VDDC || +1.5V_BRIDGE || {{pin}} || Connected to [[Regulators#Mitsumi_MM1591FFBEG_.28Low-Saturation_300mA_Regulators.29 | Mitsumi MM1591FFBEG]] pin 1 | ||
Line 254: | Line 254: | ||
! data-sort-value="H99" style="line-height:2em; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden" | | ! data-sort-value="H99" style="line-height:2em; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden" | | ||
|- | |- | ||
| data-sort-value="J01" | J1 || {{cellcolors|#ff6}} PCI_AD14 || BC_PCI_AD14 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad | | data-sort-value="J01" | J1 || {{cellcolors|#ff6}} PCI_AD14 || BC_PCI_AD14 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad AU23 | ||
|- | |- | ||
| data-sort-value="J02" | J2 || {{cellcolors|#ff6}} PCI_AD17 || BC_PCI_AD17 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad | | data-sort-value="J02" | J2 || {{cellcolors|#ff6}} PCI_AD17 || BC_PCI_AD17 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad AV27 | ||
|- | |- | ||
| data-sort-value="J03" | J3 || data-sort-value="PCI_AD06" {{cellcolors|#ff6}} PCI_AD6 || data-sort-value="BC_PCI_AD06" | BC_PCI_AD6 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad | | data-sort-value="J03" | J3 || data-sort-value="PCI_AD06" {{cellcolors|#ff6}} PCI_AD6 || data-sort-value="BC_PCI_AD06" | BC_PCI_AD6 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad AW21 | ||
|- | |- | ||
| data-sort-value="J04" | J4 || {{cellcolors|#d90|#fff}} VDDC || +1.5V_BRIDGE || {{pin}} || Connected to [[Regulators#Mitsumi_MM1591FFBEG_.28Low-Saturation_300mA_Regulators.29 | Mitsumi MM1591FFBEG]] pin 1 | | data-sort-value="J04" | J4 || {{cellcolors|#d90|#fff}} VDDC || +1.5V_BRIDGE || {{pin}} || Connected to [[Regulators#Mitsumi_MM1591FFBEG_.28Low-Saturation_300mA_Regulators.29 | Mitsumi MM1591FFBEG]] pin 1 | ||
Line 284: | Line 284: | ||
! data-sort-value="J99" style="line-height:2em; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden" | | ! data-sort-value="J99" style="line-height:2em; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden" | | ||
|- | |- | ||
| data-sort-value="K01" | K1 || data-sort-value="PCI_AD09" {{cellcolors|#ff6}} PCI_AD9 || data-sort-value="BC_PCI_AD09" | BC_PCI_AD9 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad | | data-sort-value="K01" | K1 || data-sort-value="PCI_AD09" {{cellcolors|#ff6}} PCI_AD9 || data-sort-value="BC_PCI_AD09" | BC_PCI_AD9 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad AT21 | ||
|- | |- | ||
| data-sort-value="K02" | K2 || {{cellcolors|#ff6}} PCI_AD11 || BC_PCI_AD11 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad | | data-sort-value="K02" | K2 || {{cellcolors|#ff6}} PCI_AD11 || BC_PCI_AD11 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad AT22 | ||
|- | |- | ||
| data-sort-value="K03" | K3 || {{cellcolors|#ff6}} PCI_AD10 || BC_PCI_AD10 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad | | data-sort-value="K03" | K3 || {{cellcolors|#ff6}} PCI_AD10 || BC_PCI_AD10 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad AU22 | ||
|- | |- | ||
| data-sort-value="K04" | K4 || {{cellcolors|#333|#fff}} VSS || GND || {{pin}} || style="color:#888" | Ground | | data-sort-value="K04" | K4 || {{cellcolors|#333|#fff}} VSS || GND || {{pin}} || style="color:#888" | Ground | ||
Line 314: | Line 314: | ||
! data-sort-value="K99" style="line-height:2em; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden" | | ! data-sort-value="K99" style="line-height:2em; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden" | | ||
|- | |- | ||
| data-sort-value="L01" | L1 || data-sort-value="PCI_AD03" {{cellcolors|#ff6}} PCI_AD3 || data-sort-value="BC_PCI_AD03" | BC_PCI_AD3 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad | | data-sort-value="L01" | L1 || data-sort-value="PCI_AD03" {{cellcolors|#ff6}} PCI_AD3 || data-sort-value="BC_PCI_AD03" | BC_PCI_AD3 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad AT19 | ||
|- | |- | ||
| data-sort-value="L02" | L2 || data-sort-value="PCI_AD07" {{cellcolors|#ff6}} PCI_AD7 || data-sort-value="BC_PCI_AD07" | BC_PCI_AD7 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad | | data-sort-value="L02" | L2 || data-sort-value="PCI_AD07" {{cellcolors|#ff6}} PCI_AD7 || data-sort-value="BC_PCI_AD07" | BC_PCI_AD7 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad AV21 | ||
|- | |- | ||
| data-sort-value="L03" | L3 || {{cellcolors|#ff6}} PCI_AD13 || BC_PCI_AD13 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad | | data-sort-value="L03" | L3 || {{cellcolors|#ff6}} PCI_AD13 || BC_PCI_AD13 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad AV23 | ||
|- | |- | ||
| data-sort-value="L04" | L4 || {{cellcolors|#d90|#fff}} VDDC || +1.5V_BRIDGE || {{pin}} || Connected to [[Regulators#Mitsumi_MM1591FFBEG_.28Low-Saturation_300mA_Regulators.29 | Mitsumi MM1591FFBEG]] pin 1 | | data-sort-value="L04" | L4 || {{cellcolors|#d90|#fff}} VDDC || +1.5V_BRIDGE || {{pin}} || Connected to [[Regulators#Mitsumi_MM1591FFBEG_.28Low-Saturation_300mA_Regulators.29 | Mitsumi MM1591FFBEG]] pin 1 | ||
Line 344: | Line 344: | ||
! data-sort-value="L99" style="line-height:2em; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden" | | ! data-sort-value="L99" style="line-height:2em; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden" | | ||
|- | |- | ||
| data-sort-value="M01" | M1 || data-sort-value="PCI_AD04" {{cellcolors|#ff6}} PCI_AD4 || data-sort-value="BC_PCI_AD04" | BC_PCI_AD4 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad | | data-sort-value="M01" | M1 || data-sort-value="PCI_AD04" {{cellcolors|#ff6}} PCI_AD4 || data-sort-value="BC_PCI_AD04" | BC_PCI_AD4 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad AU20 | ||
|- | |- | ||
| data-sort-value="M02" | M2 || data-sort-value="PCI_AD02" {{cellcolors|#ff6}} PCI_AD2 || data-sort-value="BC_PCI_AD02" | BC_PCI_AD2 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad | | data-sort-value="M02" | M2 || data-sort-value="PCI_AD02" {{cellcolors|#ff6}} PCI_AD2 || data-sort-value="BC_PCI_AD02" | BC_PCI_AD2 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad AU19 | ||
|- | |- | ||
| data-sort-value="M03" | M3 || data-sort-value="PCI_AD01" {{cellcolors|#ff6}} PCI_AD1 || data-sort-value="BC_PCI_AD01" | BC_PCI_AD1 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad | | data-sort-value="M03" | M3 || data-sort-value="PCI_AD01" {{cellcolors|#ff6}} PCI_AD1 || data-sort-value="BC_PCI_AD01" | BC_PCI_AD1 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad AV19 | ||
|- | |- | ||
| data-sort-value="M04" | M4 || {{cellcolors|#333|#fff}} VSS2 || GND || {{pin}} || style="color:#888" | Ground | | data-sort-value="M04" | M4 || {{cellcolors|#333|#fff}} VSS2 || GND || {{pin}} || style="color:#888" | Ground | ||
Line 374: | Line 374: | ||
! data-sort-value="M99" style="line-height:2em; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden" | | ! data-sort-value="M99" style="line-height:2em; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden" | | ||
|- | |- | ||
| data-sort-value="N01" | N1 || data-sort-value="PCI_AD08" {{cellcolors|#ff6}} PCI_AD8 || data-sort-value="BC_PCI_AD08" | BC_PCI_AD8 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad | | data-sort-value="N01" | N1 || data-sort-value="PCI_AD08" {{cellcolors|#ff6}} PCI_AD8 || data-sort-value="BC_PCI_AD08" | BC_PCI_AD8 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad AU21 | ||
|- | |- | ||
| data-sort-value="N02" | N2 || data-sort-value="PCI_AD05" {{cellcolors|#ff6}} PCI_AD5 || data-sort-value="BC_PCI_AD05" | BC_PCI_AD5 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad | | data-sort-value="N02" | N2 || data-sort-value="PCI_AD05" {{cellcolors|#ff6}} PCI_AD5 || data-sort-value="BC_PCI_AD05" | BC_PCI_AD5 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad AT20 | ||
|- | |- | ||
| data-sort-value="N03" | N3 || {{cellcolors|#d90|#fff}} PLLAVD0 || +1.5V_BRIDGE || {{pin}} || Connected to [[Regulators#Mitsumi_MM1591FFBEG_.28Low-Saturation_300mA_Regulators.29 | Mitsumi MM1591FFBEG]] pin 1 | | data-sort-value="N03" | N3 || {{cellcolors|#d90|#fff}} PLLAVD0 || +1.5V_BRIDGE || {{pin}} || Connected to [[Regulators#Mitsumi_MM1591FFBEG_.28Low-Saturation_300mA_Regulators.29 | Mitsumi MM1591FFBEG]] pin 1 | ||
|- | |- | ||
| data-sort-value="N04" | N4 || data-sort-value="PCI_AD00" {{cellcolors|#ff6}} PCI_AD0 || data-sort-value="BC_PCI_AD00" | BC_PCI_AD0 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad | | data-sort-value="N04" | N4 || data-sort-value="PCI_AD00" {{cellcolors|#ff6}} PCI_AD0 || data-sort-value="BC_PCI_AD00" | BC_PCI_AD0 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad AW19 | ||
|- | |- | ||
| data-sort-value="N05" | N5 || {{cellcolors|#ff6}} PCI_SERR || BC_PCI_SERR || {{pino}} || Connected to [[South Bridge]] [[CXD2973GB]] pad <abbr title="Unknown">UNK</abbr> ? | | data-sort-value="N05" | N5 || {{cellcolors|#ff6}} PCI_SERR || BC_PCI_SERR || {{pino}} || Connected to [[South Bridge]] [[CXD2973GB]] pad <abbr title="Unknown">UNK</abbr> ? | ||
Line 404: | Line 404: | ||
! data-sort-value="N99" style="line-height:2em; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden" | | ! data-sort-value="N99" style="line-height:2em; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden" | | ||
|- | |- | ||
| data-sort-value="P01" | P1 || {{cellcolors|#ff6}} PCI_AD12 || BC_PCI_AD12 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad | | data-sort-value="P01" | P1 || {{cellcolors|#ff6}} PCI_AD12 || BC_PCI_AD12 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad AW23 | ||
|- | |- | ||
| data-sort-value="P02" | P2 || {{cellcolors|#333|#fff}} PLLAVS0 || GND || {{pin}} || style="color:#888" | Ground | | data-sort-value="P02" | P2 || {{cellcolors|#333|#fff}} PLLAVS0 || GND || {{pin}} || style="color:#888" | Ground |
Revision as of 01:16, 6 October 2022
Sony CXD9208GP (PS2 bridge chip)
This article is marked for rewrite/restructuring in proper wiki format. You can help PS3 Developer wiki by editing it. |
6-710-433-01 / IC7301
Used on PS3 FAT CECHAxx/COK-001 and CECHBxx/COK-001
Unknown bridge chip from EE+GS to the CXM4024R (see MultiAV) and the RSX
Pinout
Name | ||||
---|---|---|---|---|
Internal | External | |||
A1 | TEST_IN_0 | GND | Ground | |
A2 | PLLAVS1 | GND | Ground | |
A3 | SIF_MSCLK | MSCLK | Connected to EEGS pads B8 and A21 | |
A4 | SIF_WRAC | SIF_WRAC_BC | Connected to EEGS pad B23 | |
A5 | SIF_DACK | SIF_DACK_BC | Connected to EEGS pad A25 | |
A6 | SIF_DREQ0 | SIF_DREQ0_BC | Connected to EEGS pad B24 | |
A7 | SIF_RDAC | SIF_RDAC_BC | Connected to EEGS pad A23 | |
A8 | SIF_AD4 | SIF_BC_AD4 | Connected to EEGS pad A19 | |
A9 | SIF_AD7 | SIF_BC_AD7 | Connected to EEGS pad C18 | |
A10 | SIF_AD9 | SIF_BC_AD9 | Connected to EEGS pad B18 | |
A11 | SIF_AD18 | SIF_BC_AD18 | Connected to EEGS pad A12 | |
A12 | SIF_AD21 | SIF_BC_AD21 | Connected to EEGS pad C11 | |
A13 | SIF_AD29 | SIF_BC_AD29 | Connected to EEGS pad B9 | |
A14 | SIF_AD6 | SIF_BC_AD6 | Connected to EEGS pad A18 | |
B1 | GPIO33_6 | CL7307 | Testpad | |
B2 | GPIO33_5 | CL7302 | Testpad | |
B3 | PLLAVD1 | +1.5V_BRIDGE | Connected to Mitsumi MM1591FFBEG pin 1 | |
B4 | SIF_SINT | SINT_BC | Connected to EEGS pad C21 | |
B5 | SIF_BE3 | SIF_BE3_BC | Connected to EEGS pad C24 | |
B6 | SIF_DREQ1 | SIF_DREQ1_BC | Connected to EEGS pad A24 | |
B7 | SIF_RDY | SIF_RDY_BC | Connected to EEGS pad A22 | |
B8 | SIF_BE2 | SIF_BE2_BC | Connected to EEGS pad B21 | |
B9 | SIF_AD1 | SIF_BC_AD1 | Connected to EEGS pad A20 | |
B10 | SIF_AD3 | SIF_BC_AD3 | Connected to EEGS pad C19 | |
B11 | SIF_AD20 | SIF_BC_AD20 | Connected to EEGS pad A11 | |
B12 | SIF_AD30 | SIF_BC_AD30 | Connected to EEGS pad C9 | |
B13 | SIF_AD26 | SIF_BC_AD26 | Connected to EEGS pad A9 | |
B14 | SIF_AD11 | SIF_BC_AD11 | Connected to EEGS pad C15 | |
C1 | PCI_AD30 | BC_PCI_AD30 | Connected to South Bridge CXD2973GB pad AU31 | |
C2 | PCI_AD29 | BC_PCI_AD29 | Connected to South Bridge CXD2973GB pad AV31 | |
C3 | TEST_IN_1 | GND | Ground | |
C4 | VSS2 | GND | Ground | |
C5 | VSS2 | GND | Ground | |
C6 | SIF_BE0 | SIF_BE0_BC | Connected to EEGS pad B22 | |
C7 | SIF_BE1 | SIF_BE1_BC | Connected to EEGS pad C22 | |
C8 | SIF_AD2 | SIF_BC_AD2 | Connected to EEGS pad B20 | |
C9 | SIF_AD0 | SIF_BC_AD0 | Connected to EEGS pad B19 | |
C10 | SIF_AD28 | SIF_BC_AD28 | Connected to EEGS pad B12 | |
C11 | VSS | GND | Ground | |
C12 | VSS | GND | Ground | |
C13 | SIF_AD31 | SIF_BC_AD31 | Connected to EEGS pad A8 | |
C14 | SIF_AD15 | SIF_BC_AD15 | Connected to EEGS pad B15 | |
D1 | PCI_AD26 | BC_PCI_AD26 | Connected to South Bridge CXD2973GB pad AU30 | |
D2 | PCI_AD28 | BC_PCI_AD28 | Connected to South Bridge CXD2973GB pad AW31 | |
D3 | PCI_AD31 | BC_PCI_AD31 | Connected to South Bridge CXD2973GB pad AT31 | |
D4 | VSS | GND | Ground | |
D5 | VDDC | +1.5V_BRIDGE | Connected to Mitsumi MM1591FFBEG pin 1 | |
D6 | VDD | +1.5V_EEGS_VDDO | Connected to Mitsumi MM1561FFBE pin 1 | |
D7 | VSS | GND | Ground | |
D8 | VDDC | +1.5V_BRIDGE | Connected to Mitsumi MM1591FFBEG pin 1 | |
D9 | VDD | +1.5V_EEGS_VDDO | Connected to Mitsumi MM1561FFBE pin 1 | |
D10 | VSS | GND | Ground | |
D11 | VDD | +1.5V_EEGS_VDDO | Connected to Mitsumi MM1561FFBE pin 1 | |
D12 | SIF_AD10 | SIF_BC_AD10 | Connected to EEGS pad B16 | |
D13 | SIF_AD5 | SIF_BC_AD5 | Connected to EEGS pad A17 | |
D14 | SIF_AD14 | SIF_BC_AD14 | Connected to EEGS pad B14 | |
E1 | PCI_AD25 | BC_PCI_AD25 | Connected to South Bridge CXD2973GB pad AT29 | |
E2 | PCI_AD27 | BC_PCI_AD27 | Connected to South Bridge CXD2973GB pad AT30 | |
E3 | PCI_AD24 | BC_PCI_AD24 | Connected to South Bridge CXD2973GB pad AU29 | |
E4 | VSS2 | GND | Ground | |
E5 | VDDS | +3.3V_BRIDGE | Connected to Mitsumi MM1593DFBEG pin 1 | |
E6 | VDDC | +1.5V_BRIDGE | Connected to Mitsumi MM1591FFBEG pin 1 | |
E7 | VDD | +1.5V_EEGS_VDDO | Connected to Mitsumi MM1561FFBE pin 1 | |
E8 | VSS2 | GND | Ground | |
E9 | TEST_IN_3 | GND | Ground | |
E10 | VDD2 | +1.5V_EEGS_VDDO | Connected to Mitsumi MM1561FFBE pin 1 | |
E11 | VDD2 | +1.5V_EEGS_VDDO | Connected to Mitsumi MM1561FFBE pin 1 | |
E12 | TEST_IN_4 | GND | Ground | |
E13 | SIF_AD8 | SIF_BC_AD8 | Connected to EEGS pad A16 | |
E14 | SIF_AD13 | SIF_BC_AD13 | Connected to EEGS pad C14 | |
F1 | PCI_AD20 | BC_PCI_AD20 | Connected to South Bridge CXD2973GB pad AU28 | |
F2 | PCI_AD22 | BC_PCI_AD22 | Connected to South Bridge CXD2973GB pad AW29 | |
F3 | PCI_AD18 | BC_PCI_AD18 | Connected to South Bridge CXD2973GB pad AU27 | |
F4 | VDDC | +1.5V_BRIDGE | Connected to Mitsumi MM1591FFBEG pin 1 | |
F5 | VDDS | +3.3V_BRIDGE | Connected to Mitsumi MM1593DFBEG pin 1 | |
F6 | VSS | GND | Ground | |
F7 | VSS | GND | Ground | |
F8 | TEST_IN_2 | GND | Ground | |
F9 | VDDS | +3.3V_BRIDGE | Connected to Mitsumi MM1593DFBEG pin 1 | |
F10 | VDD | +1.5V_EEGS_VDDO | Connected to Mitsumi MM1561FFBE pin 1 | |
F11 | VSS2 | GND | Ground | |
F12 | GPIO15_0 | CL7306 | Testpad | |
F13 | SIF_AD12 | SIF_BC_AD12 | Connected to EEGS pad A15 | |
F14 | SIF_AD24 | SIF_BC_AD24 | Connected to EEGS pad B11 | |
G1 | PCI_AD21 | BC_PCI_AD21 | Connected to South Bridge CXD2973GB pad AT28 | |
G2 | PCI_AD23 | BC_PCI_AD23 | Connected to South Bridge CXD2973GB pad AV29 | |
G3 | PCI_IDSEL | BC_PCI_AD17 | Connected to South Bridge CXD2973GB pad AV27 | |
G4 | VSS | GND | Ground | |
G5 | VSS2 | GND | Ground | |
G6 | VSS | GND | Ground | |
G7 | VDDS | +3.3V_BRIDGE | Connected to Mitsumi MM1593DFBEG pin 1 | |
G8 | VDD2 | +1.5V_EEGS_VDDO | Connected to Mitsumi MM1561FFBE pin 1 | |
G9 | VDDC | +1.5V_BRIDGE | Connected to Mitsumi MM1591FFBEG pin 1 | |
G10 | VSS2 | GND | Ground | |
G11 | VDDC | +1.5V_BRIDGE | Connected to Mitsumi MM1591FFBEG pin 1 | |
G12 | GPIO15_1 | CL7311 | Testpad | |
G13 | SIF_AD16 | SIF_BC_AD16 | Connected to EEGS pad A14 | |
G14 | SIF_AD23 | SIF_BC_AD23 | Connected to EEGS pad A10 | |
H1 | PCI_AD15 | BC_PCI_AD15 | Connected to South Bridge CXD2973GB pad AT23 | |
H2 | PCI_AD16 | BC_PCI_AD16 | Connected to South Bridge CXD2973GB pad AW27 | |
H3 | PCI_AD19 | BC_PCI_AD19 | Connected to South Bridge CXD2973GB pad AT27 | |
H4 | VDDC | +1.5V_BRIDGE | Connected to Mitsumi MM1591FFBEG pin 1 | |
H5 | TEST_PLL_BP_0 | GND | Ground | |
H6 | VSS2 | GND | Ground | |
H7 | VDDC | +1.5V_BRIDGE | Connected to Mitsumi MM1591FFBEG pin 1 | |
H8 | VDDS | +3.3V_BRIDGE | Connected to Mitsumi MM1593DFBEG pin 1 | |
H9 | VDD2 | +1.5V_EEGS_VDDO | Connected to Mitsumi MM1561FFBE pin 1 | |
H10 | VSS | GND | Ground | |
H11 | VDD | +1.5V_EEGS_VDDO | Connected to Mitsumi MM1561FFBE pin 1 | |
H12 | GPIO15_2 | CL7305 | Testpad | |
H13 | SIF_AD22 | SIF_BC_AD22 | Connected to EEGS pad C13 | |
H14 | SIF_AD25 | SIF_BC_AD25 | Connected to EEGS pad B10 | |
J1 | PCI_AD14 | BC_PCI_AD14 | Connected to South Bridge CXD2973GB pad AU23 | |
J2 | PCI_AD17 | BC_PCI_AD17 | Connected to South Bridge CXD2973GB pad AV27 | |
J3 | PCI_AD6 | BC_PCI_AD6 | Connected to South Bridge CXD2973GB pad AW21 | |
J4 | VDDC | +1.5V_BRIDGE | Connected to Mitsumi MM1591FFBEG pin 1 | |
J5 | VDDS | +3.3V_BRIDGE | Connected to Mitsumi MM1593DFBEG pin 1 | |
J6 | VSS | GND | Ground | |
J7 | VDDS | +3.3V_BRIDGE | Connected to Mitsumi MM1593DFBEG pin 1 | |
J8 | VSS | GND | Ground | |
J9 | VSS | GND | Ground | |
J10 | VSS2 | GND | Ground | |
J11 | VDDC | +1.5V_BRIDGE | Connected to Mitsumi MM1591FFBEG pin 1 | |
J12 | GPIO33_0 | CL7310 | Testpad | |
J13 | SIF_AD19 | SIF_BC_AD19 | Connected to EEGS pad B13 | |
J14 | SIF_AD27 | SIF_BC_AD27 | Connected to EEGS pad C10 | |
K1 | PCI_AD9 | BC_PCI_AD9 | Connected to South Bridge CXD2973GB pad AT21 | |
K2 | PCI_AD11 | BC_PCI_AD11 | Connected to South Bridge CXD2973GB pad AT22 | |
K3 | PCI_AD10 | BC_PCI_AD10 | Connected to South Bridge CXD2973GB pad AU22 | |
K4 | VSS | GND | Ground | |
K5 | VDDC | +1.5V_BRIDGE | Connected to Mitsumi MM1591FFBEG pin 1 | |
K6 | VDDS | +3.3V_BRIDGE | Connected to Mitsumi MM1593DFBEG pin 1 | |
K7 | VDDS | +3.3V_BRIDGE | Connected to Mitsumi MM1593DFBEG pin 1 | |
K8 | TEST_PLL_BP_1 | GND | Ground | |
K9 | VSS | GND | Ground | |
K10 | VDD | +1.5V_EEGS_VDDO | Connected to Mitsumi MM1561FFBE pin 1 | |
K11 | VSS | GND | Ground | |
K12 | GPIO33_1 | CL7304 | Testpad | |
K13 | SIF_AD17 | SIF_BC_AD17 | Connected to EEGS pad A13 | |
K14 | SIF_BREQ | BREQ_BC | Connected to EEGS pad A7 | |
L1 | PCI_AD3 | BC_PCI_AD3 | Connected to South Bridge CXD2973GB pad AT19 | |
L2 | PCI_AD7 | BC_PCI_AD7 | Connected to South Bridge CXD2973GB pad AV21 | |
L3 | PCI_AD13 | BC_PCI_AD13 | Connected to South Bridge CXD2973GB pad AV23 | |
L4 | VDDC | +1.5V_BRIDGE | Connected to Mitsumi MM1591FFBEG pin 1 | |
L5 | VSS2 | GND | Ground | |
L6 | VSS | GND | Ground | |
L7 | VSS2 | GND | Ground | |
L8 | VSS | GND | Ground | |
L9 | VDDS | +3.3V_BRIDGE | Connected to Mitsumi MM1593DFBEG pin 1 | |
L10 | VDDS | +3.3V_BRIDGE | Connected to Mitsumi MM1593DFBEG pin 1 | |
L11 | VSS | GND | Ground | |
L12 | GPIO33_2 | CL7309 | Testpad | |
L13 | SIF_BGNT | BGNT_BC | Connected to EEGS pad B7 | |
L14 | SIF_GINT | SGINT_BC | Connected to EEGS pad B6 | |
M1 | PCI_AD4 | BC_PCI_AD4 | Connected to South Bridge CXD2973GB pad AU20 | |
M2 | PCI_AD2 | BC_PCI_AD2 | Connected to South Bridge CXD2973GB pad AU19 | |
M3 | PCI_AD1 | BC_PCI_AD1 | Connected to South Bridge CXD2973GB pad AV19 | |
M4 | VSS2 | GND | Ground | |
M5 | PCI_STOP | BC_PCI_STOP | Connected to South Bridge CXD2973GB pad UNK ? | |
M6 | PCI_PAR | BC_PCI_PAR | Connected to South Bridge CXD2973GB pad UNK ? | |
M7 | PCI_TRDY | BC_PCI_TRDY | Connected to South Bridge CXD2973GB pad UNK ? | |
M8 | PCI_CBE0 | BC_PCI_CBE0 | Connected to South Bridge CXD2973GB pad UNK ? | |
M9 | PCI_FRAME | BC_PCI_FRAME | Connected to South Bridge CXD2973GB pad UNK ? | |
M10 | PCI_RST | BC_PCI_RST | Connected to South Bridge CXD2973GB pad UNK ? through a 22 ohm resistor | |
M11 | SW1.5 | SW1.5 | Connected to Mitsumi MM1561FFBE pin 5 This pad seems to monitor the ON/OFF state of the power line named "+1.5V_EEGS_VDDO" | |
M12 | GPIO33_3 | CL7303 | Testpad | |
M13 | VBLK | EEGS_VBLK1 | Connected to EEGS pad A4 (Vertical BLanK) | |
M14 | HBLK | EEGS_HBLK1 | Connected to EEGS pad B5 (Horizontal BLanK) | |
N1 | PCI_AD8 | BC_PCI_AD8 | Connected to South Bridge CXD2973GB pad AU21 | |
N2 | PCI_AD5 | BC_PCI_AD5 | Connected to South Bridge CXD2973GB pad AT20 | |
N3 | PLLAVD0 | +1.5V_BRIDGE | Connected to Mitsumi MM1591FFBEG pin 1 | |
N4 | PCI_AD0 | BC_PCI_AD0 | Connected to South Bridge CXD2973GB pad AW19 | |
N5 | PCI_SERR | BC_PCI_SERR | Connected to South Bridge CXD2973GB pad UNK ? | |
N6 | PCI_DEVSEL | BC_PCI_DEVSEL | Connected to South Bridge CXD2973GB pad UNK ? | |
N7 | PCI_CBE2 | BC_PCI_CBE2 | Connected to South Bridge CXD2973GB pad UNK ? | |
N8 | PCI_GNT | BC_PCI_GNT1 | Connected to South Bridge CXD2973GB pad UNK ? | |
N9 | SW2.65 | SW2.65 | Connected to Mitsumi MM1662YHBE pin 5 This pad seems to monitor the ON/OFF state of the power line named "+2.5V_RDRAM_VDD" | |
N10 | SW3.3 | SW3.3 | Connected to Mitsumi MM1573ENRE pin 3 This pad seems to monitor the ON/OFF state of the power line named "+3.3V_DRCG_VDD" | |
N11 | SW1.81 | SW1.81 | Connected to Mitsumi MM1561JFBE pin 5 This pad seems to monitor the ON/OFF state of the power line named "+1.8V_EEGS_VDDIO" | |
N12 | GPIO33_4 | CL7308 | Testpad | |
N13 | PCLKEN | PCLKEN | Connected to Syscon pad UNK (BGA 200 pads layout) ? | |
N14 | EGRST | EGRST | Connected to Syscon pad UNK (BGA 200 pads layout) ?. It seems this line is shared with EEGS, both are reset together | |
P1 | PCI_AD12 | BC_PCI_AD12 | Connected to South Bridge CXD2973GB pad AW23 | |
P2 | PLLAVS0 | GND | Ground | |
P3 | PCI_CLK | BC_PCI_CLK | Connected to South Bridge CXD2973GB pad UNK ? through a 49.9 ohm resistor | |
P4 | PCI_CBE1 | BC_PCI_CBE1 | Connected to South Bridge CXD2973GB pad UNK ? | |
P5 | PCI_PERR | BC_PCI_PERR | Connected to South Bridge CXD2973GB pad UNK ? | |
P6 | PCI_IRDY | BC_PCI_IRDY | Connected to South Bridge CXD2973GB pad UNK ? | |
P7 | PCI_CBE3 | BC_PCI_CBE3 | Connected to South Bridge CXD2973GB pad UNK ? | |
P8 | PCI_REQ | BC_PCI_REQ1 | Connected to South Bridge CXD2973GB pad UNK ? | |
P9 | SW1.8 | SW1.8 | Connected to IC6604 (unpopulated) pin 3 This pad seems to monitor the ON/OFF state of the power line named "+1.8V_RDRAM_VCMOS" | |
P10 | SW2.5 | SW2.5 | Connected to OnSemi NCP511SN25T1G pin 3 This pad seems to monitor the ON/OFF state of the power line named "+2.5V_EEGS_PLLVDD1" | |
P11 | SW1.2 | SW1.2 | Connected to Rohm BD3504FVM-TR pin 3 This pad seems to monitor the ON/OFF state of the power line named "+1.2V_EEGS_VDD" | |
P12 | SW3.1 | SW3.1 | Connected to Mitsumi MM3143BNRE pin 3 This pad seems to monitor the ON/OFF state of the power line named "+3.1V_EEGS_AVDA" | |
P13 | GPIO33_7 | CL7301 | Testpad | |
P14 | PWRUP_EE | PWRUP_EE | Connected to Syscon pad UNK (BGA 200 pads layout) ?. It seems this line is shared with EEGS, both are powered up together |
|