Template:Elpida memory product code: Difference between revisions
Jump to navigation
Jump to search
mNo edit summary |
mNo edit summary |
||
Line 1: | Line 1: | ||
{| class="wikitable" style="margin:auto" | {| class="wikitable" style="font-size:small; margin:auto" | ||
|+Elpida | |+Elpida memory product code {{ed right|Elpida memory product code}} | ||
! Product Family !! Density !! Organization !! Power Supply, Interface !! Die Rev. !! Package !! Speed !! Internal Code !! Enviroment Code | ! Product Family !! Density !! Organization !! Power Supply, Interface !! Die Rev. !! Package !! Speed !! Internal Code !! Enviroment Code | ||
|- | |- | ||
Line 8: | Line 8: | ||
| '''A''': 1.8V, DRSL<br />'''B''': 1.5V +/- 0.075V, DRSL | | '''A''': 1.8V, DRSL<br />'''B''': 1.5V +/- 0.075V, DRSL | ||
| '''A''': Rev1<br />'''B''': Rev2<br />'''C''': Rev3<br />'''D''': Rev4 | | '''A''': Rev1<br />'''B''': Rev2<br />'''C''': Rev3<br />'''D''': Rev4 | ||
| '''SE''': FBGA<br />'''BG''': | | '''SE''': FBGA<br />'''BG''': ? | ||
| '''3C''': 3.2Gbps (tRAC = 35ns, C Bin)<br />'''4D''': 4.0Gbps (tRAC = 34ns, D Bin) | | '''3C''': 3.2Gbps (tRAC = 35ns, C Bin)<br />'''4D''': 4.0Gbps (tRAC = 34ns, D Bin) | ||
| '''A2''': | | '''A2''': ? | ||
| '''E''': Lead Free<br />'''F''': Lead & Halogen Free | | '''E''': Lead Free<br />'''F''': Lead & Halogen Free | ||
|- | |- | ||
|} | |} | ||
<noinclude>[[Category:Templates]]</noinclude> | <noinclude>[[Category:Templates]]</noinclude> |
Revision as of 06:17, 14 April 2021
Product Family | Density | Organization | Power Supply, Interface | Die Rev. | Package | Speed | Internal Code | Enviroment Code |
---|---|---|---|---|---|---|---|---|
X: XDR DRAM | 51: 512M 10: 1Gb |
16: x16bit 32: x32bit |
A: 1.8V, DRSL B: 1.5V +/- 0.075V, DRSL |
A: Rev1 B: Rev2 C: Rev3 D: Rev4 |
SE: FBGA BG: ? |
3C: 3.2Gbps (tRAC = 35ns, C Bin) 4D: 4.0Gbps (tRAC = 34ns, D Bin) |
A2: ? | E: Lead Free F: Lead & Halogen Free |