Talk:PS3UserCheat: Difference between revisions
Jump to navigation
Jump to search
(moved image from main to talk page) |
m (→P3Go GT-break: mistake) |
||
Line 27: | Line 27: | ||
SDATO (pin 89) out | SDATO (pin 89) out | ||
SDATI (pin 88) in | SDATI (pin 88) in | ||
Datasheet: http://www.ps3devwiki.com/files/PS3UserCheat/Datasheets/Ingenic_Jz4755.pdf | |||
[[Image:P3go_border_pads.jpg|400px|thumb|left| ]] | [[Image:P3go_border_pads.jpg|400px|thumb|left| ]] | ||
Revision as of 18:35, 11 June 2012
Looks very similar to PS3Go. PS3super.net seem to be a clone
This page seem to prove above theory about PS3Go based: http://blog.livedoor.jp/n3ds/archives/1449198.html
P3Go GT-break
MCU : Ingenic JZ47X5 (32bit 500M) - 176 pin TQFP RAM : Hynix HY57V641620?.T.P-6 (CMOS 3.3V, 64M [4K refresh] x16, , 4banks, LVTTL, ?, normal power, TSOP, PC100 CL2) NAND: Samsung K9F1G08U0C-PCB0 (1Gbit 59nm 3.3Volt SLC NAND) TF/microSDHC slot There are 2 SKU's of the P3Go GT-break, only difference is a switch at the backend to switch between internal SLC-NAND and TF/microSDHC. Other (most common) version uses the TF/microSDHC presence detect switch.
https://github.com/joyup/open-p3go
- CPU
interesting pins
BOOT MODE (used in P3go for the "dual payload" feature) --------- BOOT_SEL1 (pin 93) = 1 -----> NAND flash BOOT_SEL1 (pin 93) = 0 -----> SD card UART ---- SDATO (pin 89) out SDATI (pin 88) in
Datasheet: http://www.ps3devwiki.com/files/PS3UserCheat/Datasheets/Ingenic_Jz4755.pdf