Template:Elpida memory product code: Difference between revisions
Jump to navigation
Jump to search
mNo edit summary |
mNo edit summary |
||
Line 1: | Line 1: | ||
{| class="wikitable" style="font-size:small; margin:auto" | {| class="wikitable" style="font-size:small; margin:auto" | ||
|+Elpida memory product code {{ed right|Elpida memory product code}} | |+Elpida memory product code {{ed right|Elpida memory product code}} | ||
! Product Family !! Density !! Organization !! Power Supply, Interface !! Die Rev. !! Package !! Speed !! Internal Code !! Enviroment Code | ! Product Family !! Density !! Organization !! Power Supply, Interface !! Die Rev. !! Package !! Speed !! Internal Code<br>(<abbr title="Some products doesnt includes this code">optional</abbr>) !! Enviroment Code | ||
|- | |- | ||
| '''X''': XDR DRAM<br>'''W''': GDDR3 SDRAM ? | | '''X''': XDR DRAM<br>'''W''': GDDR3 SDRAM ? |
Revision as of 08:44, 20 April 2021
Product Family | Density | Organization | Power Supply, Interface | Die Rev. | Package | Speed | Internal Code (optional) |
Enviroment Code |
---|---|---|---|---|---|---|---|---|
X: XDR DRAM W: GDDR3 SDRAM ? |
51: 512M 10: 1Gb 11: ? |
16: x16bit 32: x32bit |
A: 1.8V, DRSL B: 1.5V +/- 0.075V, DRSL |
A: Rev1 B: Rev2 C: Rev3 D: Rev4 |
SE: FBGA BG: FBGA ? |
3C: 3.2Gbps (tRAC = 35ns, C Bin) 4D: 4.0Gbps (tRAC = 34ns, D Bin) 28: ? |
A2: ? | E: Lead Free F: Lead & Halogen Free |