CXD90062GG: Difference between revisions
Jump to navigation
Jump to search
(→Pinout: Added SSD Controller PCIE) |
(→Pinout: Added SPI and JTAG pins) |
||
Line 4: | Line 4: | ||
== Pinout == | == Pinout == | ||
'''DDR4''' | === '''DDR4''' === | ||
{| class="wikitable mw-collapsible" | {| class="wikitable mw-collapsible" | ||
|+ | |+ | ||
Line 291: | Line 291: | ||
|} | |} | ||
'''PCIE''' | === '''PCIE''' === | ||
{| class="wikitable mw-collapsible" | {| class="wikitable mw-collapsible" | ||
|+ | |+ | ||
Line 538: | Line 538: | ||
|/FC_CLK_REQ_N | |/FC_CLK_REQ_N | ||
|[[File:Pin out.png|alt=Output|frameless|24x24px]] | |[[File:Pin out.png|alt=Output|frameless|24x24px]] | ||
| | |||
|- | |||
|} | |||
=== '''SPI''' === | |||
{| class="wikitable mw-collapsible" | |||
|+ | |||
!Pad | |||
!Internal Name | |||
!External Name | |||
!Type | |||
!Description | |||
|- | |||
|AA20 | |||
|PIN_F_CS_N | |||
|/FC_SPI_CS | |||
|[[File:IC-Pin-in.png|alt=Input|frameless]] | |||
| | |||
|- | |||
|AB21 | |||
|PIN_F_Q | |||
|SSB_SPIM_MISO | |||
|[[File:Pin out.png|alt=Output|frameless|24x24px]] | |||
| | |||
|- | |||
|AC21 | |||
|PIN_F_SPI_INT | |||
|/FC_SPI_S_INT | |||
|[[File:Pin out.png|alt=Output|frameless|24x24px]] | |||
| | |||
|- | |||
|AD22 | |||
|PIN_F_D | |||
|SSB_SPIM_MOSI | |||
|[[File:IC-Pin-in.png|alt=Input|frameless]] | |||
| | |||
|- | |||
|AE22 | |||
|PIN_F_CLK | |||
|SSB_SPIM_CLK | |||
|[[File:IC-Pin-in.png|alt=Input|frameless]] | |||
| | |||
|- | |||
|} | |||
=== '''JTAG''' === | |||
{| class="wikitable mw-collapsible" | |||
|+ | |||
!Pad | |||
!Internal Name | |||
!External Name | |||
!Type | |||
!Description | |||
|- | |||
|U19 | |||
|PIN_JT0_CLK | |||
| | |||
|[[File:Pin-nc.png|alt=Not connected|frameless]] | |||
| | |||
|- | |||
|V19 | |||
|PIN_JT0_TMS | |||
| | |||
|[[File:Pin-nc.png|alt=Not connected|frameless]] | |||
| | |||
|- | |||
|AB22 | |||
|PIN_JT0_DI | |||
| | |||
|[[File:Pin-nc.png|alt=Not connected|frameless]] | |||
| | |||
|- | |||
|AC22 | |||
|PIN_JT0_TRSTN | |||
| | |||
|[[File:Pin-nc.png|alt=Not connected|frameless]] | |||
| | |||
|- | |||
|AD24 | |||
|PIN_ANA_TP | |||
| | |||
|[[File:Pin-nc.png|alt=Not connected|frameless]] | |||
| | |||
|- | |||
|AE23 | |||
|PIN_JT0_DO | |||
| | |||
|[[File:Pin-nc.png|alt=Not connected|frameless]] | |||
| | | | ||
|- | |- |
Revision as of 18:38, 12 December 2024
NVME Controller
Pinout
DDR4
PCIE
SPI
Pad | Internal Name | External Name | Type | Description |
---|---|---|---|---|
AA20 | PIN_F_CS_N | /FC_SPI_CS | ||
AB21 | PIN_F_Q | SSB_SPIM_MISO | ||
AC21 | PIN_F_SPI_INT | /FC_SPI_S_INT | ||
AD22 | PIN_F_D | SSB_SPIM_MOSI | ||
AE22 | PIN_F_CLK | SSB_SPIM_CLK |
JTAG
Pad | Internal Name | External Name | Type | Description |
---|---|---|---|---|
U19 | PIN_JT0_CLK | |||
V19 | PIN_JT0_TMS | |||
AB22 | PIN_JT0_DI | |||
AC22 | PIN_JT0_TRSTN | |||
AD24 | PIN_ANA_TP | |||
AE23 | PIN_JT0_DO |
Pictures
Sources
https://www.flickr.com/photos/130561288@N04/albums/72157718290760702