CXD90062GG: Difference between revisions

From PS5 Developer wiki
Jump to navigation Jump to search
(→‎Pinout: Added PIN_CE to all channels)
(→‎Pinout: Added all channels)
Line 11: Line 11:
!Type
!Type
!Description
!Description
|-
|A3
|PIN_REB_CH6
|D90_NAND_CH6_RE_ N S50_/
|[[File:Pin out.png|alt=Output|frameless|24x24px]]
|
|-
|A4
|PIN_CLE_CH6
|S50_NAND_CH6_CLE
|[[File:Pin out.png|alt=Output|frameless|24x24px]]
|
|-
|-
|A6
|A6
Line 16: Line 28:
|D90_NAND_CH7_DQS_N
|D90_NAND_CH7_DQS_N
|[[File:IC-Pin-Out.png|alt=Others|frameless]]
|[[File:IC-Pin-Out.png|alt=Others|frameless]]
|
|-
|A8
|PIN_REB_CH7
|D90_NAND_CH7_RE_ N S50_/
|[[File:Pin out.png|alt=Output|frameless|24x24px]]
|
|
|-
|-
Line 34: Line 52:
|S50_NAND_CH8_AD7
|S50_NAND_CH8_AD7
|[[File:IC-Pin-Out.png|alt=Others|frameless]]
|[[File:IC-Pin-Out.png|alt=Others|frameless]]
|
|-
|A12
|PIN_REB_CH8
|D90_NAND_CH8_RE_ N S50_/
|[[File:Pin out.png|alt=Output|frameless|24x24px]]
|
|
|-
|-
Line 46: Line 70:
|S50_NAND_CH9_AD7
|S50_NAND_CH9_AD7
|[[File:IC-Pin-Out.png|alt=Others|frameless]]
|[[File:IC-Pin-Out.png|alt=Others|frameless]]
|
|-
|A15
|PIN_REB_CH9
|D90_NAND_CH9_RE_ N S50_/
|[[File:Pin out.png|alt=Output|frameless|24x24px]]
|
|
|-
|-
Line 58: Line 88:
|S50_NAND_CH10_AD4
|S50_NAND_CH10_AD4
|[[File:IC-Pin-Out.png|alt=Others|frameless]]
|[[File:IC-Pin-Out.png|alt=Others|frameless]]
|
|-
|A18
|PIN_REB_CH10
|D90_NAND_CH10_RE_ N S50_/
|[[File:Pin out.png|alt=Output|frameless|24x24px]]
|
|
|-
|-
Line 76: Line 112:
|S50_NAND_CH11_AD6
|S50_NAND_CH11_AD6
|[[File:IC-Pin-Out.png|alt=Others|frameless]]
|[[File:IC-Pin-Out.png|alt=Others|frameless]]
|
|-
|A22
|PIN_RE_CH11
|D90_NAND_CH11_RE_ P
|[[File:Pin out.png|alt=Output|frameless|24x24px]]
|
|-
|A23
|PIN_CLE_CH11
|S50_NAND_CH11_CLE
|[[File:Pin out.png|alt=Output|frameless|24x24px]]
|
|
|-
|-
Line 654: Line 702:
|
|
|-
|-
|B5
|B3
|PIN_RE_CH6
|D90_NAND_CH6_RE_ P
|[[File:Pin out.png|alt=Output|frameless|24x24px]]
|
|-
|B4
|PIN_ALE_CH6
|S50_NAND_CH6_ALE
|[[File:Pin out.png|alt=Output|frameless|24x24px]]
|
|-
|B5
|PIN_AD_CH7[0]
|PIN_AD_CH7[0]
|S50_NAND_CH7_AD0
|S50_NAND_CH7_AD0
Line 670: Line 730:
|S50_NAND_CH7_AD6
|S50_NAND_CH7_AD6
|[[File:IC-Pin-Out.png|alt=Others|frameless]]
|[[File:IC-Pin-Out.png|alt=Others|frameless]]
|
|-
|B8
|PIN_RE_CH7
|D90_NAND_CH7_RE_ P
|[[File:Pin out.png|alt=Output|frameless|24x24px]]
|
|
|-
|-
Line 688: Line 754:
|S50_NAND_CH8_AD6
|S50_NAND_CH8_AD6
|[[File:IC-Pin-Out.png|alt=Others|frameless]]
|[[File:IC-Pin-Out.png|alt=Others|frameless]]
|
|-
|B12
|PIN_RE_CH8
|D90_NAND_CH8_RE_ P
|[[File:Pin out.png|alt=Output|frameless|24x24px]]
|
|
|-
|-
Line 700: Line 772:
|S50_NAND_CH9_AD6
|S50_NAND_CH9_AD6
|[[File:IC-Pin-Out.png|alt=Others|frameless]]
|[[File:IC-Pin-Out.png|alt=Others|frameless]]
|
|-
|B15
|PIN_RE_CH9
|D90_NAND_CH9_RE_ P
|[[File:Pin out.png|alt=Output|frameless|24x24px]]
|
|
|-
|-
Line 712: Line 790:
|S50_NAND_CH10_AD5
|S50_NAND_CH10_AD5
|[[File:IC-Pin-Out.png|alt=Others|frameless]]
|[[File:IC-Pin-Out.png|alt=Others|frameless]]
|
|-
|B18
|PIN_RE_CH10
|D90_NAND_CH10_RE_ P
|[[File:Pin out.png|alt=Output|frameless|24x24px]]
|
|
|-
|-
Line 730: Line 814:
|S50_NAND_CH11_AD7
|S50_NAND_CH11_AD7
|[[File:IC-Pin-Out.png|alt=Others|frameless]]
|[[File:IC-Pin-Out.png|alt=Others|frameless]]
|
|-
|B22
|PIN_REB_CH11
|D90_NAND_CH11_RE_ N S50_/
|[[File:Pin out.png|alt=Output|frameless|24x24px]]
|
|
|-
|-
Line 784: Line 874:
|S50_NAND_CH9_AD3
|S50_NAND_CH9_AD3
|[[File:IC-Pin-Out.png|alt=Others|frameless]]
|[[File:IC-Pin-Out.png|alt=Others|frameless]]
|
|-
|C15
|PIN_CLE_CH9
|S50_NAND_CH9_CLE
|[[File:Pin out.png|alt=Output|frameless|24x24px]]
|
|
|-
|-
Line 790: Line 886:
|S50_NAND_CH10_AD0
|S50_NAND_CH10_AD0
|[[File:IC-Pin-Out.png|alt=Others|frameless]]
|[[File:IC-Pin-Out.png|alt=Others|frameless]]
|
|-
|C18
|PIN_CLE_CH10
|S50_NAND_CH10_CLE
|[[File:Pin out.png|alt=Output|frameless|24x24px]]
|
|
|-
|-
Line 796: Line 898:
|S50_NAND_CH11_AD2
|S50_NAND_CH11_AD2
|[[File:IC-Pin-Out.png|alt=Others|frameless]]
|[[File:IC-Pin-Out.png|alt=Others|frameless]]
|
|-
|C20
|PIN_WE_CH11
|NAND_CH11_WE
|[[File:Pin out.png|alt=Output|frameless|24x24px]]
|
|
|-
|-
Line 832: Line 940:
|S50_NAND_CH6_AD4
|S50_NAND_CH6_AD4
|[[File:IC-Pin-Out.png|alt=Others|frameless]]
|[[File:IC-Pin-Out.png|alt=Others|frameless]]
|
|-
|D5
|PIN_WE_CH6
|NAND_CH6_WE
|[[File:Pin out.png|alt=Output|frameless|24x24px]]
|
|
|-
|-
Line 844: Line 958:
|S50_NAND_CH7_AD4
|S50_NAND_CH7_AD4
|[[File:IC-Pin-Out.png|alt=Others|frameless]]
|[[File:IC-Pin-Out.png|alt=Others|frameless]]
|
|-
|D8
|PIN_CLE_CH7
|S50_NAND_CH7_CLE
|[[File:Pin out.png|alt=Output|frameless|24x24px]]
|
|
|-
|-
Line 880: Line 1,000:
|S50_NAND_CH9_AD5
|S50_NAND_CH9_AD5
|[[File:IC-Pin-Out.png|alt=Others|frameless]]
|[[File:IC-Pin-Out.png|alt=Others|frameless]]
|
|-
|D15
|PIN_ALE_CH9
|S50_NAND_CH9_ALE
|[[File:Pin out.png|alt=Output|frameless|24x24px]]
|
|
|-
|-
Line 892: Line 1,018:
|S50_NAND_CH10_AD6
|S50_NAND_CH10_AD6
|[[File:IC-Pin-Out.png|alt=Others|frameless]]
|[[File:IC-Pin-Out.png|alt=Others|frameless]]
|
|-
|D18
|PIN_ALE_CH10
|S50_NAND_CH10_ALE
|[[File:Pin out.png|alt=Output|frameless|24x24px]]
|
|
|-
|-
Line 909: Line 1,041:
|PIN_TXP_RC1_0
|PIN_TXP_RC1_0
|D85_M2_PCIE_TX0P
|D85_M2_PCIE_TX0P
|[[File:Pin out.png|alt=Output|frameless|24x24px]]
|
|-
|E1
|PIN_RE_CH5
|D90_NAND_CH5_RE_ P
|[[File:Pin out.png|alt=Output|frameless|24x24px]]
|
|-
|E2
|PIN_REB_CH5
|D90_NAND_CH5_RE_ N S50_/
|[[File:Pin out.png|alt=Output|frameless|24x24px]]
|[[File:Pin out.png|alt=Output|frameless|24x24px]]
|
|
Line 934: Line 1,078:
|S50_NAND_CH7_AD3
|S50_NAND_CH7_AD3
|[[File:IC-Pin-Out.png|alt=Others|frameless]]
|[[File:IC-Pin-Out.png|alt=Others|frameless]]
|
|-
|E8
|PIN_WE_CH7
|NAND_CH7_WE
|[[File:Pin out.png|alt=Output|frameless|24x24px]]
|
|-
|E9
|PIN_ALE_CH7
|S50_NAND_CH9_ALE
|[[File:Pin out.png|alt=Output|frameless|24x24px]]
|
|
|-
|-
Line 940: Line 1,096:
|S50_NAND_CH8_AD2
|S50_NAND_CH8_AD2
|[[File:IC-Pin-Out.png|alt=Others|frameless]]
|[[File:IC-Pin-Out.png|alt=Others|frameless]]
|
|-
|E11
|PIN_WE_CH8
|NAND_CH8_WE
|[[File:Pin out.png|alt=Output|frameless|24x24px]]
|
|-
|E12
|PIN_ALE_CH8
|S50_NAND_CH8_ALE
|[[File:Pin out.png|alt=Output|frameless|24x24px]]
|
|
|-
|-
Line 982: Line 1,150:
|S50_NAND_CH11_AD5
|S50_NAND_CH11_AD5
|[[File:IC-Pin-Out.png|alt=Others|frameless]]
|[[File:IC-Pin-Out.png|alt=Others|frameless]]
|
|-
|E20
|PIN_ALE_CH11
|S50_NAND_CH11_ALE
|[[File:Pin out.png|alt=Output|frameless|24x24px]]
|
|
|-
|-
Line 1,006: Line 1,180:
|S50_NAND_CH5_AD5
|S50_NAND_CH5_AD5
|[[File:IC-Pin-Out.png|alt=Others|frameless]]
|[[File:IC-Pin-Out.png|alt=Others|frameless]]
|
|-
|F3
|PIN_CLE_CH5
|S50_NAND_CH5_CLE
|[[File:Pin out.png|alt=Output|frameless|24x24px]]
|
|-
|F4
|PIN_ALE_CH5
|S50_NAND_CH5_ALE
|[[File:Pin out.png|alt=Output|frameless|24x24px]]
|
|
|-
|-
Line 1,042: Line 1,228:
|
|
|[[File:Pin-nc.png|alt=Not connected|frameless]]
|[[File:Pin-nc.png|alt=Not connected|frameless]]
|
|-
|F12
|PIN_CLE_CH8
|S50_NAND_CH8_CLE
|[[File:Pin out.png|alt=Output|frameless|24x24px]]
|
|
|-
|-
Line 1,048: Line 1,240:
|S50_NAND_CH9_AD0
|S50_NAND_CH9_AD0
|[[File:IC-Pin-Out.png|alt=Others|frameless]]
|[[File:IC-Pin-Out.png|alt=Others|frameless]]
|
|-
|F14
|PIN_WE_CH9
|NAND_CH9_WE
|[[File:Pin out.png|alt=Output|frameless|24x24px]]
|
|
|-
|-
Line 1,060: Line 1,258:
|S50_NAND_CH10_AD3
|S50_NAND_CH10_AD3
|[[File:IC-Pin-Out.png|alt=Others|frameless]]
|[[File:IC-Pin-Out.png|alt=Others|frameless]]
|
|-
|F17
|PIN_WE_CH10
|NAND_CH10_WE
|[[File:Pin out.png|alt=Output|frameless|24x24px]]
|
|
|-
|-
Line 1,108: Line 1,312:
|S50_NAND_CH5_AD7
|S50_NAND_CH5_AD7
|[[File:IC-Pin-Out.png|alt=Others|frameless]]
|[[File:IC-Pin-Out.png|alt=Others|frameless]]
|
|-
|G5
|PIN_WE_CH5
|NAND_CH5_WE
|[[File:Pin out.png|alt=Output|frameless|24x24px]]
|
|
|-
|-
Line 1,233: Line 1,443:
|PIN_TXP_RC1_2
|PIN_TXP_RC1_2
|D85_M2_PCIE_TX2P
|D85_M2_PCIE_TX2P
|[[File:Pin out.png|alt=Output|frameless|24x24px]]
|
|-
|J1
|PIN_REB_CH4
|D90_NAND_CH4_RE_ N S50_/
|[[File:Pin out.png|alt=Output|frameless|24x24px]]
|
|-
|J2
|PIN_RE_CH4
|D90_NAND_CH4_RE_ P
|[[File:Pin out.png|alt=Output|frameless|24x24px]]
|
|-
|J3
|PIN_CLE_CH4
|S50_NAND_CH4_CLE
|[[File:Pin out.png|alt=Output|frameless|24x24px]]
|
|-
|J4
|PIN_ALE_CH4
|S50_NAND_CH4_ALE
|[[File:Pin out.png|alt=Output|frameless|24x24px]]
|[[File:Pin out.png|alt=Output|frameless|24x24px]]
|
|
Line 1,288: Line 1,522:
|S50_NAND_CH4_AD7
|S50_NAND_CH4_AD7
|[[File:IC-Pin-Out.png|alt=Others|frameless]]
|[[File:IC-Pin-Out.png|alt=Others|frameless]]
|
|-
|K6
|PIN_WE_CH4
|NAND_CH4_WE
|[[File:Pin out.png|alt=Output|frameless|24x24px]]
|
|
|-
|-
Line 1,354: Line 1,594:
|D85_SOC_PCIE_TX3N
|D85_SOC_PCIE_TX3N
|[[File:IC-Pin-in.png|alt=Input|frameless]]
|[[File:IC-Pin-in.png|alt=Input|frameless]]
|
|-
|M1
|PIN_REB_CH3
|D90_NAND_CH3_RE_ N S50_/
|[[File:Pin out.png|alt=Output|frameless|24x24px]]
|
|-
|M2
|PIN_RE_CH3
|D90_NAND_CH3_RE_ P
|[[File:Pin out.png|alt=Output|frameless|24x24px]]
|
|
|-
|-
Line 1,365: Line 1,617:
|PIN_CE0_CH3
|PIN_CE0_CH3
|S50_/NAND_CH3_CE0
|S50_/NAND_CH3_CE0
|[[File:Pin out.png|alt=Output|frameless|24x24px]]
|
|-
|M5
|PIN_ALE_CH3
|S50_NAND_CH3_ALE
|[[File:Pin out.png|alt=Output|frameless|24x24px]]
|
|-
|M6
|PIN_CLE_CH3
|S50_NAND_CH3_CLE
|[[File:Pin out.png|alt=Output|frameless|24x24px]]
|[[File:Pin out.png|alt=Output|frameless|24x24px]]
|
|
Line 1,414: Line 1,678:
|S50_NAND_CH3_AD4
|S50_NAND_CH3_AD4
|[[File:IC-Pin-Out.png|alt=Others|frameless]]
|[[File:IC-Pin-Out.png|alt=Others|frameless]]
|
|-
|N6
|PIN_WE_CH3
|NAND_CH3_WE
|[[File:Pin out.png|alt=Output|frameless|24x24px]]
|
|
|-
|-
Line 1,485: Line 1,755:
|PIN_TXP_EP_1
|PIN_TXP_EP_1
|D85_SOC_PCIE_RX2N
|D85_SOC_PCIE_RX2N
|[[File:Pin out.png|alt=Output|frameless|24x24px]]
|
|-
|R1
|PIN_REB_CH2
|D90_NAND_CH2_RE_ N S50_/
|[[File:Pin out.png|alt=Output|frameless|24x24px]]
|
|-
|R2
|PIN_RE_CH2
|D90_NAND_CH2_RE_ P
|[[File:Pin out.png|alt=Output|frameless|24x24px]]
|[[File:Pin out.png|alt=Output|frameless|24x24px]]
|
|
Line 1,497: Line 1,779:
|PIN_CE0_CH2
|PIN_CE0_CH2
|S50_/NAND_CH2_CE0
|S50_/NAND_CH2_CE0
|[[File:Pin out.png|alt=Output|frameless|24x24px]]
|
|-
|R5
|PIN_ALE_CH2
|S50_NAND_CH2_ALE
|[[File:Pin out.png|alt=Output|frameless|24x24px]]
|
|-
|R6
|PIN_CLE_CH2
|S50_NAND_CH2_CLE
|[[File:Pin out.png|alt=Output|frameless|24x24px]]
|[[File:Pin out.png|alt=Output|frameless|24x24px]]
|
|
Line 1,540: Line 1,834:
|S50_NAND_CH2_AD4
|S50_NAND_CH2_AD4
|[[File:IC-Pin-Out.png|alt=Others|frameless]]
|[[File:IC-Pin-Out.png|alt=Others|frameless]]
|
|-
|T6
|PIN_WE_CH2
|NAND_CH2_WE
|[[File:Pin out.png|alt=Output|frameless|24x24px]]
|
|
|-
|-

Revision as of 15:44, 13 December 2024

  • NVME Controller, Codename Titania


Pinout

Pad Internal Name External Name Type Description
A3 PIN_REB_CH6 D90_NAND_CH6_RE_ N S50_/ Output
A4 PIN_CLE_CH6 S50_NAND_CH6_CLE Output
A6 PIN_DQSB_CH7 D90_NAND_CH7_DQS_N Others
A8 PIN_REB_CH7 D90_NAND_CH7_RE_ N S50_/ Output
A9 PIN_AD_CH8[1] S50_NAND_CH8_AD1 Others
A10 PIN_DQS_CH8 D90_NAND_CH8_DQS_P Others
A11 PIN_AD_CH8[7] S50_NAND_CH8_AD7 Others
A12 PIN_REB_CH8 D90_NAND_CH8_RE_ N S50_/ Output
A13 PIN_DQS_CH9 D90_NAND_CH9_DQS_P Others
A14 PIN_AD_CH9[7] S50_NAND_CH9_AD7 Others
A15 PIN_REB_CH9 D90_NAND_CH9_RE_ N S50_/ Output
A16 PIN_DQSB_CH10 D90_NAND_CH10_DQS_N Others
A17 PIN_AD_CH10[4] S50_NAND_CH10_AD4 Others
A18 PIN_REB_CH10 D90_NAND_CH10_RE_ N S50_/ Output
A19 PIN_AD_CH11[0] S50_NAND_CH11_AD0 Others
A20 PIN_DQSB_CH11 D90_NAND_CH11_DQS_N Others
A21 PIN_AD_CH11[6] S50_NAND_CH11_AD6 Others
A22 PIN_RE_CH11 D90_NAND_CH11_RE_ P Output
A23 PIN_CLE_CH11 S50_NAND_CH11_CLE Output
A5 PIN_AD_CH7[1] S50_NAND_CH7_AD1 Others
A7 PIN_AD_CH7[7] S50_NAND_CH7_AD7 Others
AA1 PIN_AD_CH1[1] S50_NAND_CH1_AD1 Others
AA2 PIN_AD_CH1[0] S50_NAND_CH1_AD0 Others
AA4 PIN_CLE_CH0 S50_NAND_CH0_CLE Output
AA5 PIN_CE2_CH0 Not connected
AA6 PIN_CE3_CH0 Not connected
AA12 PIN_VREFSMIO 1.2V_FC_VDDQMIO Input
AA14 PIN_GPIO_7 Not connected
AA15 PIN_SOC_V_RST /FC_RESET Input
AA16 PIN_GPIO_6 PCIE_PEDET Input
AA17 PIN_GPIO_5 3.3V_FC_VDDQ_MISC Input
AA18 PIN_GPIO_4 3.3V_FC_VDDQ_MISC Input
AA19 PIN_GPIO_2 Not connected
AA20 PIN_F_CS_N /FC_SPI_CS Input
AA24 PIN_REFCLK_P_0 D100G_FC_PCIE_CLK_P Input
AA25 PIN_REFCLK_N_0 D100G_FC_PCIE_CLK_N Input
AB1 PIN_CE1_CH0 S50_/NAND_CH2_CE1 Output
AB2 PIN_CE0_CH0 S50_/NAND_CH2_CE0 Output
AB3 PIN_ALE_CH0 S50_NAND_CH0_ALE Output
AB4 PIN_AD_CH0[5] S50_NAND_CH0_AD5 Others
AB5 PIN_AD_CH0[3] S50_NAND_CH0_AD3 Others
AB7 PIN_M_A[15] S50_FC_DDR_A15 Output
AB8 PIN_M_A[11] S50_FC_DDR_A11 Output
AB9 PIN_M_A[8] S50_FC_DDR_A8 Output
AB10 PIN_M_A[4] S50_FC_DDR_A4 Output
AB11 PIN_M_ALERT_N S50_/FC_DDR_ALERTN Output
AB12 PIN_DDR_CAL GND Input Ground
AB13 PIN_M_ODT[0] S50_FC_DDR_ODT0 Output
AB14 PIN_M_CS_N[0] S50_FC_DDR_CS0N Output
AB15 PIN_M_D[7] S50_FC_DDR_D7 Others
AB16 PIN_M_D[6] S50_FC_DDR_D6 Others
AB17 PIN_M_D[2] S50_FC_DDR_D2 Others
AB18 PIN_M_D[1] S50_FC_DDR_D1 Others
AB19 PIN_M_DM S50_FC_DDR_DM Output
AB20 PIN_GPIO_1 FC_BOOT_CPU_SEL Others
AB21 PIN_F_Q SSB_SPIM_MISO Output
AB22 PIN_JT0_DI Not connected
AC1 PIN_REB_CH0 D90_NAND_CH0_RE_ N S50_/ Output
AC2 PIN_RE_CH0 D90_NAND_CH0_RE_P Output
AC4 PIN_AD_CH0[4] S50_NAND_CH0_AD4 Others
AC5 PIN_AD_CH0[2] S50_NAND_CH0_AD2 Others
AC7 PIN_M_A[14] S50_FC_DDR_A14 Output
AC9 PIN_M_A[7] S50_FC_DDR_A7 Output
AC10 PIN_M_A[3] S50_FC_DDR_A3 Output
AC12 PIN_M_PAR S50_FC_DDR_PAR Output
AC14 PIN_M_CS_N[1] N/C Not connected No Connection
AC15 PIN_M_WE_N S50_FC_DDR_WEN Output
AC17 PIN_M_D[3] S50_FC_DDR_D3 Others
AC19 PIN_M_D[0] S50_FC_DDR_D0 Others
AC20 PIN_GPIO_3 Not connected
AC21 PIN_F_SPI_INT /FC_SPI_S_INT Output
AC22 PIN_JT0_TRSTN Not connected
AC24 PIN_XTLOUT Not connected
AC25 PIN_XTLIN S50G_FC_SYSCLK Input
AD2 PIN_WE_CH0 S50_NANO_CH0_WE Output
AD3 PIN_AD_CH0[7] S50_NAND_CH0_AD7 Others
AD4 PIN_DQSB_CH0 D90_NAND_CH0_DQS_N Others
AD5 PIN_AD_CH0[0] S50_NAND_CH0_AD0 Others
AD7 PIN_M_A[13] S50_FC_DDR_A13 Output
AD8 PIN_M_A[9] S50_FC_DDR_A9 Output
AD9 PIN_M_A[6] S50_FC_DDR_A6 Output
AD10 PIN_M_A[2] S50_FC_DDR_A2 Output
AD11 PIN_M_BA[2] S50_FC_DDR_BA2 Output
AD12 PIN_M_BA[0] S50_FC_DDR_BA0 Output
AD13 PIN_M_ODT[1] N/C Not connected No Connection
AD14 PIN_M_CKE[0] S50_FC_DDR_CKE0 Output
AD15 PIN_M_CAS_N S50_/FC_DDR_CASN Output
AD16 PIN_M_CLOCK[0] D90_FC_DDR_CLOCK0_P Output
AD17 PIN_M_D[4] S50_FC_DDR_D4 Others
AD18 PIN_M_DQS_P[0] D90_FC_DDR_DQS0_P Others
AD20 PIN_RX2 FC_UART2_RX Input
AD21 PIN_TX FC_UART1_TX Output
AD22 PIN_F_D SSB_SPIM_MOSI Input
AD23 PIN_CLK_REQ_N_0 /FC_CLK_REQ_N Output
AD24 PIN_ANA_TP Not connected
AE3 PIN_AD_CH0[6] S50_NAND_CH0_AD6 Others
AE4 PIN_DQS_CH0 D90_NAND_CH0_DQS_P Others
AE5 PIN_AD_CH0[1] S50_NAND_CH0_AD1 Others
AE7 PIN_M_A[12] S50_FC_DDR_A12 Output
AE8 PIN_M_A[10] S50_FC_DDR_A10 Output
AE9 PIN_M_A[5] S50_FC_DDR_A5 Output
AE10 PIN_M_A[1] S50_FC_DDR_A1 Output
AE11 PIN_M_A[0] S50_FC_DDR_A0 Output
AE12 PIN_M_BA[1] S50_FC_DDR_BA1 Output
AE13 PIN_M_RST_N NS50_/FC_DDR_RSTN Output
AE14 PIN_M_CKE[1] GND Input Ground
AE15 PIN_M_RAS_N S50_/FC_DDR_RASN Output
AE16 PIN_M_CLOCK_N[0] D90_FC_DDR_CLOCK0_N Output
AE17 PIN_M_D[5] S50_FC_DDR_D5 Others
AE18 PIN_M_DQS_N[0] D90_FC_DDR_DQS0_N Others
AE20 PIN_TX2 FC_UART2_TX Output
AE21 PIN_RX FC_UART1_RX Input
AE22 PIN_F_CLK SSB_SPIM_CLK Input
AE23 PIN_JT0_DO Not connected
B2 PIN_AD_CH6[6] S50_NAND_CH6_AD6 Others
B3 PIN_RE_CH6 D90_NAND_CH6_RE_ P Output
B4 PIN_ALE_CH6 S50_NAND_CH6_ALE Output
B5 PIN_AD_CH7[0] S50_NAND_CH7_AD0 Others
B6 PIN_DQS_CH7 D90_NAND_CH7_DQS_P Others
B7 PIN_AD_CH7[6] S50_NAND_CH7_AD6 Others
B8 PIN_RE_CH7 D90_NAND_CH7_RE_ P Output
B9 PIN_AD_CH8[0] S50_NAND_CH8_AD0 Others
B10 PIN_DQSB_CH8 D90_NAND_CH8_DQS_N Others
B11 PIN_AD_CH8[6] S50_NAND_CH8_AD6 Others
B12 PIN_RE_CH8 D90_NAND_CH8_RE_ P Output
B13 PIN_DQSB_CH9 D90_NAND_CH9_DQS_N Others
B14 PIN_AD_CH9[6] S50_NAND_CH9_AD6 Others
B15 PIN_RE_CH9 D90_NAND_CH9_RE_ P Output
B16 PIN_DQS_CH10 D90_NAND_CH10_DQS_P Others
B17 PIN_AD_CH10[5] S50_NAND_CH10_AD5 Others
B18 PIN_RE_CH10 D90_NAND_CH10_RE_ P Output
B19 PIN_AD_CH11[1] S50_NAND_CH11_AD1 Others
B20 PIN_DQS_CH11 D90_NAND_CH11_DQS_P Others
B21 PIN_AD_CH11[7] S50_NAND_CH11_AD7 Others
B22 PIN_REB_CH11 D90_NAND_CH11_RE_ N S50_/ Output
C1 PIN_DQSB_CH6 D90_NAND_CH6_DQS_N Others
C2 PIN_DQS_CH6 D90_NAND_CH6_DQS_P Others
C4 PIN_AD_CH6[7] S50_NAND_CH6_AD7 Others
C5 PIN_CE0_CH6 S50_/NAND_CH6_CE0 Output
C7 PIN_AD_CH7[5] S50_NAND_CH7_AD5 Others
C9 PIN_CE1_CH7 S50_/NAND_CH7_CE1 Output
C10 PIN_AD_CH8[4] S50_NAND_CH8_AD4 Others
C12 PIN_CE1_CH8 S50_/NAND_CH8_CE1 Output
C13 PIN_AD_CH9[3] S50_NAND_CH9_AD3 Others
C15 PIN_CLE_CH9 S50_NAND_CH9_CLE Output
C16 PIN_AD_CH10[0] S50_NAND_CH10_AD0 Others
C18 PIN_CLE_CH10 S50_NAND_CH10_CLE Output
C19 PIN_AD_CH11[2] S50_NAND_CH11_AD2 Others
C20 PIN_WE_CH11 NAND_CH11_WE Output
C24 PIN_RXN_RC1_0 D85_M2_PCIE_RX0N Input
C25 PIN_RXP_RC1_0 D85_M2_PCIE_RX0P Input
D1 PIN_AD_CH6[3] S50_NAND_CH6_AD3 Others
D2 PIN_AD_CH6[2] S50_NAND_CH6_AD2 Others
D3 PIN_AD_CH6[5] S50_NAND_CH6_AD5 Others
D4 PIN_AD_CH6[4] S50_NAND_CH6_AD4 Others
D5 PIN_WE_CH6 NAND_CH6_WE Output
D6 PIN_AD_CH7[2] S50_NAND_CH7_AD2 Others
D7 PIN_AD_CH7[4] S50_NAND_CH7_AD4 Others
D8 PIN_CLE_CH7 S50_NAND_CH7_CLE Output
D9 PIN_CE0_CH7 S50_/NAND_CH7_CE0 Output
D10 PIN_AD_CH8[3] S50_NAND_CH8_AD3 Others
D11 PIN_AD_CH8[5] S50_NAND_CH8_AD5 Others
D12 PIN_CE0_CH8 S50_/NAND_CH8_CE0 Output
D13 PIN_AD_CH9[2] S50_NAND_CH9_AD2 Others
D14 PIN_AD_CH9[5] S50_NAND_CH9_AD5 Others
D15 PIN_ALE_CH9 S50_NAND_CH9_ALE Output
D16 PIN_AD_CH10[1] S50_NAND_CH10_AD1 Others
D17 PIN_AD_CH10[6] S50_NAND_CH10_AD6 Others
D18 PIN_ALE_CH10 S50_NAND_CH10_ALE Output
D19 PIN_AD_CH11[3] S50_NAND_CH11_AD3 Others
D21 PIN_TXN_RC1_0 D85_M2_PCIE_TX0N Output
D22 PIN_TXP_RC1_0 D85_M2_PCIE_TX0P Output
E1 PIN_RE_CH5 D90_NAND_CH5_RE_ P Output
E2 PIN_REB_CH5 D90_NAND_CH5_RE_ N S50_/ Output
E4 PIN_AD_CH6[1] S50_NAND_CH6_AD1 Others
E5 PIN_AD_CH6[0] S50_NAND_CH6_AD0 Others
E6 PIN_CE1_CH6 S50_/NAND_CH6_CE1 Output
E7 PIN_AD_CH7[3] S50_NAND_CH7_AD3 Others
E8 PIN_WE_CH7 NAND_CH7_WE Output
E9 PIN_ALE_CH7 S50_NAND_CH9_ALE Output
E10 PIN_AD_CH8[2] S50_NAND_CH8_AD2 Others
E11 PIN_WE_CH8 NAND_CH8_WE Output
E12 PIN_ALE_CH8 S50_NAND_CH8_ALE Output
E13 PIN_AD_CH9[1] S50_NAND_CH9_AD1 Others
E14 PIN_AD_CH9[4] S50_NAND_CH9_AD4 Others
E15 PIN_CE0_CH9 S50_/NAND_CH9_CE0 Output
E16 PIN_AD_CH10[2] S50_NAND_CH10_AD2 Others
E17 PIN_AD_CH10[7] S50_NAND_CH10_AD7 Others
E18 PIN_CE0_CH10 S50_/NAND_CH10_CE0 Output
E19 PIN_AD_CH11[5] S50_NAND_CH11_AD5 Others
E20 PIN_ALE_CH11 S50_NAND_CH11_ALE Output
E24 PIN_RXN_RC1_1 D85_M2_PCIE_RX1N Input
E25 PIN_RXP_RC1_1 D85_M2_PCIE_RX1P Input
F1 PIN_AD_CH5[4] S50_NAND_CH5_AD4 Others
F2 PIN_AD_CH5[5] S50_NAND_CH5_AD5 Others
F3 PIN_CLE_CH5 S50_NAND_CH5_CLE Output
F4 PIN_ALE_CH5 S50_NAND_CH5_ALE Output
F5 PIN_CE0_CH5 S50_/NAND_CH5_CE0 Output
F6 PIN_CE2_CH6 Not connected
F7 PIN_CE3_CH6 Not connected
F8 PIN_CE3_CH7 Not connected
F9 PIN_CE2_CH7 Not connected
F11 PIN_CE2_CH8 Not connected
F12 PIN_CLE_CH8 S50_NAND_CH8_CLE Output
F13 PIN_AD_CH9[0] S50_NAND_CH9_AD0 Others
F14 PIN_WE_CH9 NAND_CH9_WE Output
F15 PIN_CE1_CH9 S50_/NAND_CH9_CE1 Output
F16 PIN_AD_CH10[3] S50_NAND_CH10_AD3 Others
F17 PIN_WE_CH10 NAND_CH10_WE Output
F18 PIN_CE1_CH10 S50_/NAND_CH10_CE1 Output
F19 PIN_AD_CH11[4] S50_NAND_CH11_AD4 Others
F21 PIN_TXN_RC1_1 D85_M2_PCIE_TX1N Output
F22 PIN_TXP_RC1_1 D85_M2_PCIE_TX1P Output
G1 PIN_DQS_CH5 D90_NAND_CH5_DQS_P Others
G2 PIN_DQSB_CH5 D90_NAND_CH5_DQS_N Others
G3 PIN_AD_CH5[6] S50_NAND_CH5_AD6 Others
G4 PIN_AD_CH5[7] S50_NAND_CH5_AD7 Others
G5 PIN_WE_CH5 NAND_CH5_WE Output
G6 PIN_CE1_CH5 S50_/NAND_CH5_CE1 Output
G11 PIN_CE3_CH8 Not connected
G14 PIN_CE3_CH9 Not connected
G15 PIN_CE2_CH9 Not connected
G17 PIN_CE2_CH10 Not connected
G18 PIN_CE3_CH10 Not connected
G19 PIN_CE0_CH11 S50_/NAND_CH11_CE0 Output
G20 PIN_CE1_CH11 S50_/NAND_CH11_CE1 Output
G24 PIN_RXN_RC1_2 D85_M2_PCIE_RX2N Input
G25 PIN_RXP_RC1_2 D85_M2_PCIE_RX2P Input
H1 PIN_AD_CH5[0] S50_NAND_CH5_AD0 Others
H2 PIN_AD_CH5[1] S50_NAND_CH5_AD1 Others
H4 PIN_AD_CH5[2] S50_NAND_CH5_AD2 Others
H5 PIN_AD_CH5[3] S50_NAND_CH5_AD3 Others
H6 PIN_CE2_CH5 Not connected
H7 PIN_CE3_CH5 Not connected
H13 PIN_VREF_NF[1] 1.2V_FC_VDDQFIO Input
H18 PIN_CE3_CH11 Not connected
H19 PIN_CE2_CH11 Not connected
H21 PIN_TXN_RC1_2 D85_M2_PCIE_TX2N Output
H22 PIN_TXP_RC1_2 D85_M2_PCIE_TX2P Output
J1 PIN_REB_CH4 D90_NAND_CH4_RE_ N S50_/ Output
J2 PIN_RE_CH4 D90_NAND_CH4_RE_ P Output
J3 PIN_CLE_CH4 S50_NAND_CH4_CLE Output
J4 PIN_ALE_CH4 S50_NAND_CH4_ALE Output
J5 PIN_CE0_CH4 S50_/NAND_CH4_CE0 Output
J6 PIN_CE1_CH4 S50_/NAND_CH4_CE1 Output
J7 PIN_CE3_CH4 Not connected
J24 PIN_RXN_RC1_3 D85_M2_PCIE_RX3N Input
J25 PIN_RXP_RC1_3 D85_M2_PCIE_RX3P Input
K1 PIN_AD_CH4[4] S50_NAND_CH4_AD4 Others
K2 PIN_AD_CH4[5] S50_NAND_CH4_AD5 Others
K4 PIN_AD_CH4[6] S50_NAND_CH4_AD6 Others
K5 PIN_AD_CH4[7] S50_NAND_CH4_AD7 Others
K6 PIN_WE_CH4 NAND_CH4_WE Output
K7 PIN_CE2_CH4 Not connected
K21 PIN_TXN_RC1_3 D85_M2_PCIE_TX3N Output
K22 PIN_TXP_RC1_3 D85_M2_PCIE_TX3P Output
L1 PIN_DQS_CH4 D90_NAND_CH4_DQS_P Others
L2 PIN_DQSB_CH4 D90_NAND_CH4_DQS_N Others
L3 PIN_AD_CH4[3] S50_NAND_CH4_AD3 Others
L4 PIN_AD_CH4[2] S50_NAND_CH4_AD2 Others
L5 PIN_AD_CH4[1] S50_NAND_CH4_AD1 Others
L6 PIN_AD_CH4[0] S50_NAND_CH4_AD0 Others
L24 PIN_RXN_EP_0 D85_SOC_PCIE_TX3P Input
L25 PIN_RXP_EP_0 D85_SOC_PCIE_TX3N Input
M1 PIN_REB_CH3 D90_NAND_CH3_RE_ N S50_/ Output
M2 PIN_RE_CH3 D90_NAND_CH3_RE_ P Output
M3 PIN_CE1_CH3 S50_/NAND_CH3_CE1 Output
M4 PIN_CE0_CH3 S50_/NAND_CH3_CE0 Output
M5 PIN_ALE_CH3 S50_NAND_CH3_ALE Output
M6 PIN_CLE_CH3 S50_NAND_CH3_CLE Output
M7 PIN_CE2_CH3 Not connected
M8 PIN_CAL_NF S50_/NAND_WP Output
M21 PIN_TXN_EP_0 D85_SOC_PCIE_RX3P Output
M22 PIN_TXP_EP_0 D85_SOC_PCIE_RX3N Output
N1 PIN_AD_CH3[7] S50_NAND_CH3_AD7 Others
N2 PIN_AD_CH3[6] S50_NAND_CH3_AD6 Others
N3 PIN_AD_CH3[5] S50_NAND_CH3_AD5 Others
N4 PIN_AD_CH3[4] S50_NAND_CH3_AD4 Others
N6 PIN_WE_CH3 NAND_CH3_WE Output
N7 PIN_CE3_CH3 Not connected
N8 PIN_VREF_NF[0] 1.2V_FC_VDDQFIO Input
N24 PIN_RXN_EP_1 D85_SOC_PCIE_TX2P Input
N25 PIN_RXP_EP_1 D85_SOC_PCIE_TX2N Input
P1 PIN_DQSB_CH3 D90_NAND_CH3_DQS_N Others
P2 PIN_DQS_CH3 D90_NAND_CH3_DQS_P Others
P3 PIN_AD_CH3[3] S50_NAND_CH3_AD3 Others
P4 PIN_AD_CH3[2] S50_NAND_CH3_AD2 Others
P5 PIN_AD_CH3[1] S50_NAND_CH3_AD1 Others
P6 PIN_AD_CH3[0] S50_NAND_CH3_AD0 Others
P21 PIN_TXN_EP_1 D85_SOC_PCIE_RX2P Output
P22 PIN_TXP_EP_1 D85_SOC_PCIE_RX2N Output
R1 PIN_REB_CH2 D90_NAND_CH2_RE_ N S50_/ Output
R2 PIN_RE_CH2 D90_NAND_CH2_RE_ P Output
R3 PIN_CE1_CH2 S50_/NAND_CH2_CE1 Output
R4 PIN_CE0_CH2 S50_/NAND_CH2_CE0 Output
R5 PIN_ALE_CH2 S50_NAND_CH2_ALE Output
R6 PIN_CLE_CH2 S50_NAND_CH2_CLE Output
R7 PIN_CE2_CH2 Not connected
R24 PIN_RXN_EP_2 D85_SOC_PCIE_TX1P Input
R25 PIN_RXP_EP_2 D85_SOC_PCIE_TX1N Input
T1 PIN_AD_CH2[7] S50_NAND_CH2_AD7 Others
T2 PIN_AD_CH2[6] S50_NAND_CH2_AD6 Others
T4 PIN_AD_CH2[5] S50_NAND_CH2_AD5 Others
T5 PIN_AD_CH2[4] S50_NAND_CH2_AD4 Others
T6 PIN_WE_CH2 NAND_CH2_WE Output
T7 PIN_CE3_CH2 Not connected
T17 PIN_ISET GND Input Ground
T19 PIN_PERSTN PCIE_PERSTN Output
T21 PIN_TXN_EP_2 D85_SOC_PCIE_RX1P Output
T22 PIN_TXP_EP_2 D85_SOC_PCIE_RX1N Output
U1 PIN_DQSB_CH2 D90_NAND_CH2_DQS_N Others
U2 PIN_DQS_CH2 D90_NAND_CH2_DQS_P Others
U3 PIN_AD_CH2[3] S50_NAND_CH2_AD3 Others
U4 PIN_AD_CH2[2] S50_NAND_CH2_AD2 Others
U5 PIN_AD_CH2[1] S50_NAND_CH2_AD1 Others
U6 PIN_AD_CH2[0] S50_NAND_CH2_AD0 Others
U19 PIN_JT0_CLK Not connected
U24 PIN_RXN_EP_3 D85_SOC_PCIE_TX0P Input
U25 PIN_RXP_EP_3 D85_SOC_PCIE_TX0N Input
V1 PIN_RE_CH1 D90_NAND_CH1_RE_ P Output
V2 PIN_REB_CH1 D90_NAND_CH1_RE_ N S50_/ Output
V3 PIN_CE1_CH1 S50_/NAND_CH2_CE1 Output
V4 PIN_CE0_CH1 S50_/NAND_CH2_CE0 Output
V5 PIN_ALE_CH1 S50_NAND_CH1_ALE Output
V6 PIN_CLE_CH1 S50_NAND_CH1_CLE Output
V18 PIN_TEST[0] Not connected
V13 PIN_TEST[13] Not connected
V14 PIN_TEST[8] Not connected
V15 PIN_TEST[5] Not connected
V16 PIN_TEST[7] Not connected
V19 PIN_JT0_TMS Not connected
V21 PIN_TXN_EP_3 D85_SOC_PCIE_RX0P Output
V22 PIN_TXP_EP_3 D85_SOC_PCIE_RX0N Output
W1 PIN_AD_CH1[7] S50_NAND_CH1_AD7 Others
W2 PIN_AD_CH1[6] S50_NAND_CH1_AD6 Others
W4 PIN_AD_CH1[5] S50_NAND_CH1_AD5 Others
W5 PIN_WE_CH1 NAND_CH1_WE Output
W6 PIN_CE2_CH1 Not connected
W7 PIN_CE3_CH1 Not connected
W12 PIN_TEST[15] Not connected
W13 PIN_TEST[9] Not connected
W14 PIN_TEST[3] Not connected
W16 PIN_TEST[12] Not connected
W17 PIN_TEST[6] Not connected
W18 PIN_TEST[1] Not connected
W19 PIN_CTS GND Input Ground
W20 PIN_RTS Not connected
W24 PIN_RXN_RC0 D85_FC_RX0N Input
W25 PIN_RXP_RC0 D85_FC_RX0P Input
Y1 PIN_DQSB_CH1 D90_NAND_CH1_DQS_ P Others
Y2 PIN_DQS_CH1 D90_NAND_CH1_DQS_ N Others
Y3 PIN_AD_CH1[4] S50_NAND_CH1_AD4 Others
Y4 PIN_AD_CH1[3] S50_NAND_CH1_AD3 Others
Y5 PIN_AD_CH1[2] S50_NAND_CH1_AD2 Others
Y7 PIN_WP S50_/NAND_WP Output
Y13 PIN_TEST[16] Not connected
Y14 PIN_TEST[11] Not connected
Y15 PIN_TEST[10] Not connected
Y16 PIN_TEST[14] Not connected
Y17 PIN_TEST[4] Not connected
Y19 PIN_GPIO_0 FC_MANU_MODE_SEL Others
Y21 PIN_TXN_RC0 D85_FC_TX0N Output
Y18 PIN_TEST[2] Not connected
Y22 PIN_TXP_RC0 D85_FC_TX0P Output

Pictures

CXD90062GG.jpeg
CXD90062GG2.jpeg
50980106477 3117f2d5c0 o.jpg CXD90062GG Proto.png

Sources

https://www.flickr.com/photos/130561288@N04/albums/72157718290760702