CXD90062GG: Difference between revisions
Jump to navigation
Jump to search
No edit summary |
(→Pinout: Added PIN_AD to all channels) |
||
Line 11: | Line 11: | ||
!Type | !Type | ||
!Description | !Description | ||
|- | |||
|A9 | |||
|PIN_AD_CH8[1] | |||
|S50_NAND_CH8_AD1 | |||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |||
| | |||
|- | |||
|A11 | |||
|PIN_AD_CH8[7] | |||
|S50_NAND_CH8_AD7 | |||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |||
| | |||
|- | |||
|A14 | |||
|PIN_AD_CH9[7] | |||
|S50_NAND_CH9_AD7 | |||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |||
| | |||
|- | |||
|A17 | |||
|PIN_AD_CH10[4] | |||
|S50_NAND_CH10_AD4 | |||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |||
| | |||
|- | |||
|A19 | |||
|PIN_AD_CH11[0] | |||
|S50_NAND_CH11_AD0 | |||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |||
| | |||
|- | |||
|A21 | |||
|PIN_AD_CH11[6] | |||
|S50_NAND_CH11_AD6 | |||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |||
| | |||
|- | |||
|A5 | |||
|PIN_AD_CH7[1] | |||
|S50_NAND_CH7_AD1 | |||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |||
| | |||
|- | |||
|A7 | |||
|PIN_AD_CH7[7] | |||
|S50_NAND_CH7_AD7 | |||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |||
| | |||
|- | |- | ||
|AA1 | |AA1 | ||
Line 568: | Line 616: | ||
| | | | ||
|[[File:Pin-nc.png|alt=Not connected|frameless]] | |[[File:Pin-nc.png|alt=Not connected|frameless]] | ||
| | |||
|- | |||
|B2 | |||
|PIN_AD_CH6[6] | |||
|S50_NAND_CH6_AD6 | |||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |||
| | |||
|- | |||
|B5 | |||
|PIN_AD_CH7[0] | |||
|S50_NAND_CH7_AD0 | |||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |||
| | |||
|- | |||
|B7 | |||
|PIN_AD_CH7[6] | |||
|S50_NAND_CH7_AD6 | |||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |||
| | |||
|- | |||
|B9 | |||
|PIN_AD_CH8[0] | |||
|S50_NAND_CH8_AD0 | |||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |||
| | |||
|- | |||
|B11 | |||
|PIN_AD_CH8[6] | |||
|S50_NAND_CH8_AD6 | |||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |||
| | |||
|- | |||
|B14 | |||
|PIN_AD_CH9[6] | |||
|S50_NAND_CH9_AD6 | |||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |||
| | |||
|- | |||
|B17 | |||
|PIN_AD_CH10[5] | |||
|S50_NAND_CH10_AD5 | |||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |||
| | |||
|- | |||
|B19 | |||
|PIN_AD_CH11[1] | |||
|S50_NAND_CH11_AD1 | |||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |||
| | |||
|- | |||
|B21 | |||
|PIN_AD_CH11[7] | |||
|S50_NAND_CH11_AD7 | |||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |||
| | |||
|- | |||
|C4 | |||
|PIN_AD_CH6[7] | |||
|S50_NAND_CH6_AD7 | |||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |||
| | |||
|- | |||
|C7 | |||
|PIN_AD_CH7[5] | |||
|S50_NAND_CH7_AD5 | |||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |||
| | |||
|- | |||
|C10 | |||
|PIN_AD_CH8[4] | |||
|S50_NAND_CH8_AD4 | |||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |||
| | |||
|- | |||
|C13 | |||
|PIN_AD_CH9[3] | |||
|S50_NAND_CH9_AD3 | |||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |||
| | |||
|- | |||
|C16 | |||
|PIN_AD_CH10[0] | |||
|S50_NAND_CH10_AD0 | |||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |||
| | |||
|- | |||
|C19 | |||
|PIN_AD_CH11[2] | |||
|S50_NAND_CH11_AD2 | |||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |||
| | | | ||
|- | |- | ||
Line 580: | Line 718: | ||
|D85_M2_PCIE_RX0P | |D85_M2_PCIE_RX0P | ||
|[[File:IC-Pin-in.png|alt=Input|frameless]] | |[[File:IC-Pin-in.png|alt=Input|frameless]] | ||
| | |||
|- | |||
|D1 | |||
|PIN_AD_CH6[3] | |||
|S50_NAND_CH6_AD3 | |||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |||
| | |||
|- | |||
|D2 | |||
|PIN_AD_CH6[2] | |||
|S50_NAND_CH6_AD2 | |||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |||
| | |||
|- | |||
|D3 | |||
|PIN_AD_CH6[5] | |||
|S50_NAND_CH6_AD5 | |||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |||
| | |||
|- | |||
|D4 | |||
|PIN_AD_CH6[4] | |||
|S50_NAND_CH6_AD4 | |||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |||
| | |||
|- | |||
|D6 | |||
|PIN_AD_CH7[2] | |||
|S50_NAND_CH7_AD2 | |||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |||
| | |||
|- | |||
|D7 | |||
|PIN_AD_CH7[4] | |||
|S50_NAND_CH7_AD4 | |||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |||
| | |||
|- | |||
|D10 | |||
|PIN_AD_CH8[3] | |||
|S50_NAND_CH8_AD3 | |||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |||
| | |||
|- | |||
|D11 | |||
|PIN_AD_CH8[5] | |||
|S50_NAND_CH8_AD5 | |||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |||
| | |||
|- | |||
|D13 | |||
|PIN_AD_CH9[2] | |||
|S50_NAND_CH9_AD2 | |||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |||
| | |||
|- | |||
|D14 | |||
|PIN_AD_CH9[5] | |||
|S50_NAND_CH9_AD5 | |||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |||
| | |||
|- | |||
|D16 | |||
|PIN_AD_CH10[1] | |||
|S50_NAND_CH10_AD1 | |||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |||
| | |||
|- | |||
|D17 | |||
|PIN_AD_CH10[6] | |||
|S50_NAND_CH10_AD6 | |||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |||
| | |||
|- | |||
|D19 | |||
|PIN_AD_CH11[3] | |||
|S50_NAND_CH11_AD3 | |||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |||
| | | | ||
|- | |- | ||
Line 592: | Line 808: | ||
|D85_M2_PCIE_TX0P | |D85_M2_PCIE_TX0P | ||
|[[File:Pin out.png|alt=Output|frameless|24x24px]] | |[[File:Pin out.png|alt=Output|frameless|24x24px]] | ||
| | |||
|- | |||
|E4 | |||
|PIN_AD_CH6[1] | |||
|S50_NAND_CH6_AD1 | |||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |||
| | |||
|- | |||
|E5 | |||
|PIN_AD_CH6[0] | |||
|S50_NAND_CH6_AD0 | |||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |||
| | |||
|- | |||
|E7 | |||
|PIN_AD_CH7[3] | |||
|S50_NAND_CH7_AD3 | |||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |||
| | |||
|- | |||
|E10 | |||
|PIN_AD_CH8[2] | |||
|S50_NAND_CH8_AD2 | |||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |||
| | |||
|- | |||
|E13 | |||
|PIN_AD_CH9[1] | |||
|S50_NAND_CH9_AD1 | |||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |||
| | |||
|- | |||
|E14 | |||
|PIN_AD_CH9[4] | |||
|S50_NAND_CH9_AD4 | |||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |||
| | |||
|- | |||
|E16 | |||
|PIN_AD_CH10[2] | |||
|S50_NAND_CH10_AD2 | |||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |||
| | |||
|- | |||
|E17 | |||
|PIN_AD_CH10[7] | |||
|S50_NAND_CH10_AD7 | |||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |||
| | |||
|- | |||
|E19 | |||
|PIN_AD_CH11[5] | |||
|S50_NAND_CH11_AD5 | |||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |||
| | | | ||
|- | |- | ||
Line 604: | Line 874: | ||
|D85_M2_PCIE_RX1P | |D85_M2_PCIE_RX1P | ||
|[[File:IC-Pin-in.png|alt=Input|frameless]] | |[[File:IC-Pin-in.png|alt=Input|frameless]] | ||
| | |||
|- | |||
|F1 | |||
|PIN_AD_CH5[4] | |||
|S50_NAND_CH5_AD4 | |||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |||
| | |||
|- | |||
|F2 | |||
|PIN_AD_CH5[5] | |||
|S50_NAND_CH5_AD5 | |||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |||
| | |||
|- | |||
|F13 | |||
|PIN_AD_CH9[0] | |||
|S50_NAND_CH9_AD0 | |||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |||
| | |||
|- | |||
|F16 | |||
|PIN_AD_CH10[3] | |||
|S50_NAND_CH10_AD3 | |||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |||
| | |||
|- | |||
|F19 | |||
|PIN_AD_CH11[4] | |||
|S50_NAND_CH11_AD4 | |||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |||
| | | | ||
|- | |- | ||
Line 616: | Line 916: | ||
|D85_M2_PCIE_TX1P | |D85_M2_PCIE_TX1P | ||
|[[File:Pin out.png|alt=Output|frameless|24x24px]] | |[[File:Pin out.png|alt=Output|frameless|24x24px]] | ||
| | |||
|- | |||
|G4 | |||
|PIN_AD_CH5[7] | |||
|S50_NAND_CH5_AD7 | |||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |||
| | |||
|- | |||
|G3 | |||
|PIN_AD_CH5[6] | |||
|S50_NAND_CH5_AD6 | |||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |||
| | | | ||
|- | |- | ||
Line 628: | Line 940: | ||
|D85_M2_PCIE_RX2P | |D85_M2_PCIE_RX2P | ||
|[[File:IC-Pin-in.png|alt=Input|frameless]] | |[[File:IC-Pin-in.png|alt=Input|frameless]] | ||
| | |||
|- | |||
|H1 | |||
|PIN_AD_CH5[0] | |||
|S50_NAND_CH5_AD0 | |||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |||
| | |||
|- | |||
|H2 | |||
|PIN_AD_CH5[1] | |||
|S50_NAND_CH5_AD1 | |||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |||
| | |||
|- | |||
|H4 | |||
|PIN_AD_CH5[2] | |||
|S50_NAND_CH5_AD2 | |||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |||
| | |||
|- | |||
|H5 | |||
|PIN_AD_CH5[3] | |||
|S50_NAND_CH5_AD3 | |||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |||
| | | | ||
|- | |- | ||
Line 658: | Line 994: | ||
|D85_M2_PCIE_RX3P | |D85_M2_PCIE_RX3P | ||
|[[File:IC-Pin-in.png|alt=Input|frameless]] | |[[File:IC-Pin-in.png|alt=Input|frameless]] | ||
| | |||
|- | |||
|K1 | |||
|PIN_AD_CH4[4] | |||
|S50_NAND_CH4_AD4 | |||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |||
| | |||
|- | |||
|K2 | |||
|PIN_AD_CH4[5] | |||
|S50_NAND_CH4_AD5 | |||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |||
| | |||
|- | |||
|K4 | |||
|PIN_AD_CH4[6] | |||
|S50_NAND_CH4_AD6 | |||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |||
| | |||
|- | |||
|K5 | |||
|PIN_AD_CH4[7] | |||
|S50_NAND_CH4_AD7 | |||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |||
| | | | ||
|- | |- | ||
Line 670: | Line 1,030: | ||
|D85_M2_PCIE_TX3P | |D85_M2_PCIE_TX3P | ||
|[[File:Pin out.png|alt=Output|frameless|24x24px]] | |[[File:Pin out.png|alt=Output|frameless|24x24px]] | ||
| | |||
|- | |||
|L3 | |||
|PIN_AD_CH4[3] | |||
|S50_NAND_CH4_AD3 | |||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |||
| | |||
|- | |||
|L4 | |||
|PIN_AD_CH4[2] | |||
|S50_NAND_CH4_AD2 | |||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |||
| | |||
|- | |||
|L5 | |||
|PIN_AD_CH4[1] | |||
|S50_NAND_CH4_AD1 | |||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |||
| | |||
|- | |||
|L6 | |||
|PIN_AD_CH4[0] | |||
|S50_NAND_CH4_AD0 | |||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |||
| | | | ||
|- | |- | ||
Line 700: | Line 1,084: | ||
|D85_SOC_PCIE_RX3N | |D85_SOC_PCIE_RX3N | ||
|[[File:Pin out.png|alt=Output|frameless|24x24px]] | |[[File:Pin out.png|alt=Output|frameless|24x24px]] | ||
| | |||
|- | |||
|N1 | |||
|PIN_AD_CH3[7] | |||
|S50_NAND_CH3_AD7 | |||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |||
| | |||
|- | |||
|N2 | |||
|PIN_AD_CH3[6] | |||
|S50_NAND_CH3_AD6 | |||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |||
| | |||
|- | |||
|N3 | |||
|PIN_AD_CH3[5] | |||
|S50_NAND_CH3_AD5 | |||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |||
| | |||
|- | |||
|N4 | |||
|PIN_AD_CH3[4] | |||
|S50_NAND_CH3_AD4 | |||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |||
| | | | ||
|- | |- | ||
Line 718: | Line 1,126: | ||
|D85_SOC_PCIE_TX2N | |D85_SOC_PCIE_TX2N | ||
|[[File:IC-Pin-in.png|alt=Input|frameless]] | |[[File:IC-Pin-in.png|alt=Input|frameless]] | ||
| | |||
|- | |||
|P3 | |||
|PIN_AD_CH3[3] | |||
|S50_NAND_CH3_AD3 | |||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |||
| | |||
|- | |||
|P4 | |||
|PIN_AD_CH3[2] | |||
|S50_NAND_CH3_AD2 | |||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |||
| | |||
|- | |||
|P5 | |||
|PIN_AD_CH3[1] | |||
|S50_NAND_CH3_AD1 | |||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |||
| | |||
|- | |||
|P6 | |||
|PIN_AD_CH3[0] | |||
|S50_NAND_CH3_AD0 | |||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |||
| | | | ||
|- | |- | ||
Line 742: | Line 1,174: | ||
|D85_SOC_PCIE_TX1N | |D85_SOC_PCIE_TX1N | ||
|[[File:IC-Pin-in.png|alt=Input|frameless]] | |[[File:IC-Pin-in.png|alt=Input|frameless]] | ||
| | |||
|- | |||
|T1 | |||
|PIN_AD_CH2[7] | |||
|S50_NAND_CH2_AD7 | |||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |||
| | |||
|- | |||
|T2 | |||
|PIN_AD_CH2[6] | |||
|S50_NAND_CH2_AD6 | |||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |||
| | |||
|- | |||
|T4 | |||
|PIN_AD_CH2[5] | |||
|S50_NAND_CH2_AD5 | |||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |||
| | |||
|- | |||
|T5 | |||
|PIN_AD_CH2[4] | |||
|S50_NAND_CH2_AD4 | |||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |||
| | | | ||
|- | |- | ||
Line 766: | Line 1,222: | ||
|D85_SOC_PCIE_RX1N | |D85_SOC_PCIE_RX1N | ||
|[[File:Pin out.png|alt=Output|frameless|24x24px]] | |[[File:Pin out.png|alt=Output|frameless|24x24px]] | ||
| | |||
|- | |||
|U3 | |||
|PIN_AD_CH2[3] | |||
|S50_NAND_CH2_AD3 | |||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |||
| | |||
|- | |||
|U4 | |||
|PIN_AD_CH2[2] | |||
|S50_NAND_CH2_AD2 | |||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |||
| | |||
|- | |||
|U5 | |||
|PIN_AD_CH2[1] | |||
|S50_NAND_CH2_AD1 | |||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |||
| | |||
|- | |||
|U6 | |||
|PIN_AD_CH2[0] | |||
|S50_NAND_CH2_AD0 | |||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |||
| | | | ||
|- | |- |
Revision as of 13:53, 13 December 2024
- NVME Controller, Codename Titania
Pinout
Pictures
Sources
https://www.flickr.com/photos/130561288@N04/albums/72157718290760702