CXD90062GG: Difference between revisions
Jump to navigation
Jump to search
(→Pinout: Added SPI and JTAG pins) |
(→Pinout: Merge all pinout tables to one table) |
||
Line 4: | Line 4: | ||
== Pinout == | == Pinout == | ||
{| class="wikitable mw-collapsible" | {| class="wikitable mw-collapsible" | ||
|+ | |+ | ||
Line 12: | Line 11: | ||
!Type | !Type | ||
!Description | !Description | ||
|- | |||
|C24 | |||
|PIN_RXN_RC1_0 | |||
|D85_M2_PCIE_RX0N | |||
|[[File:IC-Pin-in.png|alt=Input|frameless]] | |||
| | |||
|- | |||
|C25 | |||
|PIN_RXP_RC1_0 | |||
|D85_M2_PCIE_RX0P | |||
|[[File:IC-Pin-in.png|alt=Input|frameless]] | |||
| | |||
|- | |||
|D21 | |||
|PIN_TXN_RC1_0 | |||
|D85_M2_PCIE_TX0N | |||
|[[File:Pin out.png|alt=Output|frameless|24x24px]] | |||
| | |||
|- | |||
|D22 | |||
|PIN_TXP_RC1_0 | |||
|D85_M2_PCIE_TX0P | |||
|[[File:Pin out.png|alt=Output|frameless|24x24px]] | |||
| | |||
|- | |||
|E24 | |||
|PIN_RXN_RC1_1 | |||
|D85_M2_PCIE_RX1N | |||
|[[File:IC-Pin-in.png|alt=Input|frameless]] | |||
| | |||
|- | |||
|E25 | |||
|PIN_RXP_RC1_1 | |||
|D85_M2_PCIE_RX1P | |||
|[[File:IC-Pin-in.png|alt=Input|frameless]] | |||
| | |||
|- | |||
|F21 | |||
|PIN_TXN_RC1_1 | |||
|D85_M2_PCIE_TX1N | |||
|[[File:Pin out.png|alt=Output|frameless|24x24px]] | |||
| | |||
|- | |||
|F22 | |||
|PIN_TXP_RC1_1 | |||
|D85_M2_PCIE_TX1P | |||
|[[File:Pin out.png|alt=Output|frameless|24x24px]] | |||
| | |||
|- | |||
|G24 | |||
|PIN_RXN_RC1_2 | |||
|D85_M2_PCIE_RX2N | |||
|[[File:IC-Pin-in.png|alt=Input|frameless]] | |||
| | |||
|- | |||
|G25 | |||
|PIN_RXP_RC1_2 | |||
|D85_M2_PCIE_RX2P | |||
|[[File:IC-Pin-in.png|alt=Input|frameless]] | |||
| | |||
|- | |||
|H21 | |||
|PIN_TXN_RC1_2 | |||
|D85_M2_PCIE_TX2N | |||
|[[File:Pin out.png|alt=Output|frameless|24x24px]] | |||
| | |||
|- | |||
|H22 | |||
|PIN_TXP_RC1_2 | |||
|D85_M2_PCIE_TX2P | |||
|[[File:Pin out.png|alt=Output|frameless|24x24px]] | |||
| | |||
|- | |||
|J24 | |||
|PIN_RXN_RC1_3 | |||
|D85_M2_PCIE_RX3N | |||
|[[File:IC-Pin-in.png|alt=Input|frameless]] | |||
| | |||
|- | |||
|J25 | |||
|PIN_RXP_RC1_3 | |||
|D85_M2_PCIE_RX3P | |||
|[[File:IC-Pin-in.png|alt=Input|frameless]] | |||
| | |||
|- | |||
|K21 | |||
|PIN_TXN_RC1_3 | |||
|D85_M2_PCIE_TX3N | |||
|[[File:Pin out.png|alt=Output|frameless|24x24px]] | |||
| | |||
|- | |||
|K22 | |||
|PIN_TXP_RC1_3 | |||
|D85_M2_PCIE_TX3P | |||
|[[File:Pin out.png|alt=Output|frameless|24x24px]] | |||
| | |||
|- | |||
|L24 | |||
|PIN_RXN_EP_0 | |||
|D85_SOC_PCIE_TX3P | |||
|[[File:IC-Pin-in.png|alt=Input|frameless]] | |||
| | |||
|- | |||
|L25 | |||
|PIN_RXP_EP_0 | |||
|D85_SOC_PCIE_TX3N | |||
|[[File:IC-Pin-in.png|alt=Input|frameless]] | |||
| | |||
|- | |||
|M21 | |||
|PIN_TXN_EP_0 | |||
|D85_SOC_PCIE_RX3P | |||
|[[File:Pin out.png|alt=Output|frameless|24x24px]] | |||
| | |||
|- | |||
|M22 | |||
|PIN_TXP_EP_0 | |||
|D85_SOC_PCIE_RX3N | |||
|[[File:Pin out.png|alt=Output|frameless|24x24px]] | |||
| | |||
|- | |||
|N24 | |||
|PIN_RXN_EP_1 | |||
|D85_SOC_PCIE_TX2P | |||
|[[File:IC-Pin-in.png|alt=Input|frameless]] | |||
| | |||
|- | |||
|N25 | |||
|PIN_RXP_EP_1 | |||
|D85_SOC_PCIE_TX2N | |||
|[[File:IC-Pin-in.png|alt=Input|frameless]] | |||
| | |||
|- | |||
|P21 | |||
|PIN_TXN_EP_1 | |||
|D85_SOC_PCIE_RX2P | |||
|[[File:Pin out.png|alt=Output|frameless|24x24px]] | |||
| | |||
|- | |||
|P22 | |||
|PIN_TXP_EP_1 | |||
|D85_SOC_PCIE_RX2N | |||
|[[File:Pin out.png|alt=Output|frameless|24x24px]] | |||
| | |||
|- | |||
|R24 | |||
|PIN_RXN_EP_2 | |||
|D85_SOC_PCIE_TX1P | |||
|[[File:IC-Pin-in.png|alt=Input|frameless]] | |||
| | |||
|- | |||
|R25 | |||
|PIN_RXP_EP_2 | |||
|D85_SOC_PCIE_TX1N | |||
|[[File:IC-Pin-in.png|alt=Input|frameless]] | |||
| | |||
|- | |||
|T19 | |||
|PIN_PERSTN | |||
|PCIE_PERSTN | |||
|[[File:Pin out.png|alt=Output|frameless|24x24px]] | |||
| | |||
|- | |||
|T21 | |||
|PIN_TXN_EP_2 | |||
|D85_SOC_PCIE_RX1P | |||
|[[File:Pin out.png|alt=Output|frameless|24x24px]] | |||
| | |||
|- | |||
|T22 | |||
|PIN_TXP_EP_2 | |||
|D85_SOC_PCIE_RX1N | |||
|[[File:Pin out.png|alt=Output|frameless|24x24px]] | |||
| | |||
|- | |||
|U19 | |||
|PIN_JT0_CLK | |||
| | |||
|[[File:Pin-nc.png|alt=Not connected|frameless]] | |||
| | |||
|- | |||
|U24 | |||
|PIN_RXN_EP_3 | |||
|D85_SOC_PCIE_TX0P | |||
|[[File:IC-Pin-in.png|alt=Input|frameless]] | |||
| | |||
|- | |||
|U25 | |||
|PIN_RXP_EP_3 | |||
|D85_SOC_PCIE_TX0N | |||
|[[File:IC-Pin-in.png|alt=Input|frameless]] | |||
| | |||
|- | |||
|V19 | |||
|PIN_JT0_TMS | |||
| | |||
|[[File:Pin-nc.png|alt=Not connected|frameless]] | |||
| | |||
|- | |||
|V21 | |||
|PIN_TXN_EP_3 | |||
|D85_SOC_PCIE_RX0P | |||
|[[File:Pin out.png|alt=Output|frameless|24x24px]] | |||
| | |||
|- | |||
|V22 | |||
|PIN_TXP_EP_3 | |||
|D85_SOC_PCIE_RX0N | |||
|[[File:Pin out.png|alt=Output|frameless|24x24px]] | |||
| | |||
|- | |||
|W24 | |||
|PIN_RXN_RC0 | |||
|D85_FC_RX0N | |||
|[[File:IC-Pin-in.png|alt=Input|frameless]] | |||
| | |||
|- | |||
|W25 | |||
|PIN_RXP_RC0 | |||
|D85_FC_RX0P | |||
|[[File:IC-Pin-in.png|alt=Input|frameless]] | |||
| | |||
|- | |||
|Y21 | |||
|PIN_TXN_RC0 | |||
|D85_FC_TX0N | |||
|[[File:Pin out.png|alt=Output|frameless|24x24px]] | |||
| | |||
|- | |||
|Y22 | |||
|PIN_TXP_RC0 | |||
|D85_FC_TX0P | |||
|[[File:Pin out.png|alt=Output|frameless|24x24px]] | |||
| | |||
|- | |- | ||
|AA12 | |AA12 | ||
|PIN_VREFSMIO | |PIN_VREFSMIO | ||
|1.2V_FC_VDDQMIO | |1.2V_FC_VDDQMIO | ||
|[[File:IC-Pin-in.png|alt=Input|frameless]] | |||
| | |||
|- | |||
|AA20 | |||
|PIN_F_CS_N | |||
|/FC_SPI_CS | |||
|[[File:IC-Pin-in.png|alt=Input|frameless]] | |||
| | |||
|- | |||
|AA24 | |||
|PIN_REFCLK_P_0 | |||
|D100G_FC_PCIE_CLK_P | |||
|[[File:IC-Pin-in.png|alt=Input|frameless]] | |||
| | |||
|- | |||
|AA25 | |||
|PIN_REFCLK_N_0 | |||
|D100G_FC_PCIE_CLK_N | |||
|[[File:IC-Pin-in.png|alt=Input|frameless]] | |[[File:IC-Pin-in.png|alt=Input|frameless]] | ||
| | | | ||
Line 95: | Line 346: | ||
|S50_FC_DDR_DM | |S50_FC_DDR_DM | ||
|[[File:Pin out.png|alt=Output|frameless|24x24px]] | |[[File:Pin out.png|alt=Output|frameless|24x24px]] | ||
| | |||
|- | |||
|AB21 | |||
|PIN_F_Q | |||
|SSB_SPIM_MISO | |||
|[[File:Pin out.png|alt=Output|frameless|24x24px]] | |||
| | |||
|- | |||
|AB22 | |||
|PIN_JT0_DI | |||
| | |||
|[[File:Pin-nc.png|alt=Not connected|frameless]] | |||
| | | | ||
|- | |- | ||
Line 143: | Line 406: | ||
|S50_FC_DDR_D0 | |S50_FC_DDR_D0 | ||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |[[File:IC-Pin-Out.png|alt=Others|frameless]] | ||
| | |||
|- | |||
|AC21 | |||
|PIN_F_SPI_INT | |||
|/FC_SPI_S_INT | |||
|[[File:Pin out.png|alt=Output|frameless|24x24px]] | |||
| | |||
|- | |||
|AC22 | |||
|PIN_JT0_TRSTN | |||
| | |||
|[[File:Pin-nc.png|alt=Not connected|frameless]] | |||
| | | | ||
|- | |- | ||
Line 215: | Line 490: | ||
|D90_FC_DDR_DQS0_P | |D90_FC_DDR_DQS0_P | ||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |[[File:IC-Pin-Out.png|alt=Others|frameless]] | ||
| | |||
|- | |||
|AD22 | |||
|PIN_F_D | |||
|SSB_SPIM_MOSI | |||
|[[File:IC-Pin-in.png|alt=Input|frameless]] | |||
| | |||
|- | |||
|AD23 | |||
|PIN_CLK_REQ_N_0 | |||
|/FC_CLK_REQ_N | |||
|[[File:Pin out.png|alt=Output|frameless|24x24px]] | |||
| | |||
|- | |||
|AD24 | |||
|PIN_ANA_TP | |||
| | |||
|[[File:Pin-nc.png|alt=Not connected|frameless]] | |||
| | | | ||
|- | |- | ||
Line 287: | Line 580: | ||
|D90_FC_DDR_DQS0_N | |D90_FC_DDR_DQS0_N | ||
|[[File:IC-Pin-Out.png|alt=Others|frameless]] | |[[File:IC-Pin-Out.png|alt=Others|frameless]] | ||
| | | | ||
|- | |- | ||
Line 579: | Line 586: | ||
|SSB_SPIM_CLK | |SSB_SPIM_CLK | ||
|[[File:IC-Pin-in.png|alt=Input|frameless]] | |[[File:IC-Pin-in.png|alt=Input|frameless]] | ||
| | | | ||
|- | |- |
Revision as of 18:48, 12 December 2024
NVME Controller
Pinout
Pictures
Sources
https://www.flickr.com/photos/130561288@N04/albums/72157718290760702