K4A4G085WF-BCTD

From PS5 Developer wiki
Revision as of 21:49, 13 December 2024 by Labelior (talk | contribs) (→‎Pinout: Added description)
(diff) ← Older revision | Latest revision (diff) | Newer revision → (diff)
Jump to navigation Jump to search

Pinout[edit | edit source]

Pad Internal Name External Name Type Description
A1 VDD_A1 1.2V_FC_VDDQMIO Input Power Supply: 1.2 V +/- 0.06 V
A2 VSSQ_A2 GND Input DQ Ground
A3 TDQS_c Not connected Termination Data Strobe
A7 DM/DBI/TDQS_t S50_FC_DDR_DM Input Input Data Mask and Data Bus Inversion
A8 VSSQ_A8 GND Input DQ Ground
A9 VSS_A9 GND Input Ground
B1 BPP_B1 2.5V_DDR4_VPP Input DRAM Activation Power Supply: 2.5V (2.375V min , 2.75 max)
B2 VDDQ_B2 1.2V_FC_VDDQMIO Input DQ Power Supply: 1.2 V +/- 0.06 V
B3 DQS_c D90_FC_DDR_DQS0_N Others Data Strobe
B7 DQ1 S50_FC_DDR_D0 Others Data Input/ Output
B8 VDDQ_B8 1.2V_FC_VDDQMIO Input DQ Power Supply: 1.2 V +/- 0.06 V
B9 ZQ GND Input Reference Pin for ZQ calibration
C1 VDDQ_C1 1.2V_FC_VDDQMIO Input DQ Power Supply: 1.2 V +/- 0.06 V
C2 DQ0 S50_FC_DDR_D3 Others Data Input/ Output
C3 DQS_t D90_FC_DDR_DQS0_P Others Data Strobe
C7 VDD_C7 1.2V_FC_VDDQMIO Input Power Supply: 1.2 V +/- 0.06 V
C8 VSS_C8 GND Input Ground
C9 VDDQ_C9 1.2V_FC_VDDQMIO Input DQ Power Supply: 1.2 V +/- 0.06 V
D1 VSSQ_D1 GND Input DQ Ground
D2 DQ4 S50_FC_DDR_D4 Others Data Input/ Output
D3 DQ2 S50_FC_DDR_D5 Others Data Input/ Output
D7 DQ3 S50_FC_DDR_D2 Others Data Input/ Output
D8 DQ5 S50_FC_DDR_D1 Others Data Input/ Output
D9 VSSQ_D9 GND Input DQ Ground
E1 VSS_E1 GND Input Ground
E2 VDDQ_E2 1.2V_FC_VDDQMIO Input DQ Power Supply: 1.2 V +/- 0.06 V
E3 DQ6 S50_FC_DDR_D6 Others Data Input/ Output
E7 DQ7 S50_FC_DDR_D7 Others Data Input/ Output
E8 VDDQ_E8 1.2V_FC_VDDQMIO Input DQ Power Supply: 1.2 V +/- 0.06 V
E9 VSS_E9 GND Input Ground
F1 VDD_F1 1.2V_FC_VDDQMIO Input Power Supply: 1.2 V +/- 0.06 V
F2 NC_F2 Not connected No Connect
F3 ODT S50_FC_DDR_ODT0 Input On Die Termination
F7 CK_t D90_FC_DDR_CLOCK0_P Input Clock
F8 CK_c D90_FC_DDR_CLOCK0_N Input Clock
F9 VDD_F9 1.2V_FC_VDDQMIO Input Power Supply: 1.2 V +/- 0.06 V
G1 VSS_G1 GND Input Ground
G2 NC_G2 Not connected No Connect
G3 CKE S50_FC_DDR_CKE0 Input Clock Enable
G7 \CS S50_FC_DDR_CS0N Input Chip Select
G8 NC_G8 Not connected No Connect
G9 NC_G9 TEN Input Connectivity Test Mode Enable
H1 VDD_H1 1.2V_FC_VDDQMIO Input Power Supply: 1.2 V +/- 0.06 V
H2 \WE/A14 S50_FC_DDR_WEN Input Command Inputs
H3 \ACT S50_FC_DDR_A14 Input Activision Command Input
H7 \CAS S50_/FC_DDR_CASN Input Command Inputs
H8 \RAS S50_/FC_DDR_RASN Input Command Inputs
H9 VSS_G9 GND Input Ground
J1 VREFCA 1.2V_FC_VDDQMIO Input Reference voltage for CA
J2 BG0 S50_FC_DDR_BA2 Input Bank Group Inputs
J3 A10/AP S50_FC_DDR_A10 Input Auto-precharge
J7 A12/\BC S50_FC_DDR_A12 Input Burst Chop
J8 BG1 S50_FC_DDR_A15 Input Bank Group Inputs
J9 VDD_J9 1.2V_FC_VDDQMIO Input Power Supply: 1.2 V +/- 0.06 V
K1 VSS_K1 GND Input Ground
K2 BA0 S50_FC_DDR_BA0 Input Bank Address Inputs
K3 A4 S50_FC_DDR_A4 Input Address Inputs
K7 A3 S50_FC_DDR_A3 Input Address Inputs
K8 BA1 S50_FC_DDR_BA1 Input Bank Address Inputs
K9 VSS_K9 GND Input Ground
L1 \RESET S50_/FC_DDR_RSTN Input Active Low Asynchronous Reset
L2 A6 S50_FC_DDR_A6 Input Address Inputs
L3 A0 S50_FC_DDR_A0 Input Address Inputs
L7 A1 S50_FC_DDR_A1 Input Address Inputs
L8 A5 S50_FC_DDR_A5 Input Address Inputs
L9 \ALERT S50_/FC_DDR_ALERTN Input Alert
M1 VDD_M1 1.2V_FC_VDDQMIO Input Power Supply: 1.2 V +/- 0.06 V
M2 A8 S50_FC_DDR_A8 Input Address Inputs
M3 A2 S50_FC_DDR_A2 Input Address Inputs
M7 A9 S50_FC_DDR_A9 Input Address Inputs
M8 A7 S50_FC_DDR_A7 Input Address Inputs
M9 VPP_M9 2.5V_DDR4_VPP Input DRAM Activation Power Supply: 2.5V (2.375V min , 2.75 max)
N1 VSS_N1 GND Input Ground
N2 A11 S50_FC_DDR_A11 Input Address Inputs
N3 PAR S50_FC_DDR_PAR Input Command and Address Parity Input
N7 NC_N7 Not connected No Connect
N8 A13 S50_FC_DDR_A13 Input Address Inputs
N9 VDD_N9 1.2V_FC_VDDQMIO Input Power Supply: 1.2 V +/- 0.06 V

Pictures[edit | edit source]

K4A4G085WF-BCTD.png K4A4G085WF-BCTD Proto.png