Template:Elpida memory product code: Difference between revisions

From PS3 Developer wiki
Jump to navigation Jump to search
No edit summary
No edit summary
 
Line 8: Line 8:
| '''A''': 1.8V, DRSL<br />'''B''': 1.5V +/- 0.075V, DRSL
| '''A''': 1.8V, DRSL<br />'''B''': 1.5V +/- 0.075V, DRSL
| '''A''': Rev1<br />'''B''': Rev2<br />'''C''': Rev3<br />'''D''': Rev4
| '''A''': Rev1<br />'''B''': Rev2<br />'''C''': Rev3<br />'''D''': Rev4
| '''SE''': FBGA<br />'''BG''': FBGA ?
| '''SE''': FBGA<br />'''BG''': FBGA  
| '''3C''': 3.2Gbps (tRAC = 35ns, C Bin)<br />'''4D''': 4.0Gbps (tRAC = 34ns, D Bin)<br>'''28''': ?
| '''3C''': 3.2Gbps (tRAC = 35ns, C Bin)<br />'''4D''': 4.0Gbps (tRAC = 34ns, D Bin)<br>'''28''': ?
| '''A2''': ?
| '''A2''': ?

Latest revision as of 13:48, 11 February 2023

Elpida memory product code
Product Family Density Organization Power Supply, Interface Die Rev. Package Speed Internal Code
(optional)
Enviroment Code
X: XDR DRAM
W: GDDR5 SDRAM
51: 512M
10: 1Gb
11: ?
16: x16bit
32: x32bit
A: 1.8V, DRSL
B: 1.5V +/- 0.075V, DRSL
A: Rev1
B: Rev2
C: Rev3
D: Rev4
SE: FBGA
BG: FBGA
3C: 3.2Gbps (tRAC = 35ns, C Bin)
4D: 4.0Gbps (tRAC = 34ns, D Bin)
28: ?
A2: ? E: Lead Free
F: Lead & Halogen Free