Editing RSX
Jump to navigation
Jump to search
The edit can be undone. Please check the comparison below to verify that this is what you want to do, and then publish the changes below to finish undoing the edit.
Latest revision | Your text | ||
Line 7: | Line 7: | ||
<div style="float:right">[[File:RSX 90nm without IHS.jpg|200px|thumb|left||RSX - Reality Synthesizer<br />1st generation 90nm<br />CXD2971AGB without IHS]]<br />[[File:RSX-GDDR-BGA-lifted.jpg|200px|thumb|left|RSX - Reality Synthesizer<br />GDDR3 BGA lifted]]<br />[[File:RSX-GPUcore-lifted.jpg|200px|thumb|left|RSX - Reality Synthesizer<br />GPUcore BGA lifted]]<br />[[File:RSX-BGA-lifted-missingpads.jpg|200px|thumb|left|RSX - Reality Synthesizer<br />BGA lifted<br />PCB underneath]]<br />[[File:Nvidia-Die-G70.png|200px|thumb|left|Nvidia G70 die shot]]<br/>[[File:RSX die - Image made by Héctor Martín.jpg|200px|thumb|left|RSX die, scraped with razorblade by Héctor Martín]]<br/>[[File:BGA_crack1.jpg|200px|thumb|left|BGA Cracking (one of the reasons for YLOD error)]]</div> | <div style="float:right">[[File:RSX 90nm without IHS.jpg|200px|thumb|left||RSX - Reality Synthesizer<br />1st generation 90nm<br />CXD2971AGB without IHS]]<br />[[File:RSX-GDDR-BGA-lifted.jpg|200px|thumb|left|RSX - Reality Synthesizer<br />GDDR3 BGA lifted]]<br />[[File:RSX-GPUcore-lifted.jpg|200px|thumb|left|RSX - Reality Synthesizer<br />GPUcore BGA lifted]]<br />[[File:RSX-BGA-lifted-missingpads.jpg|200px|thumb|left|RSX - Reality Synthesizer<br />BGA lifted<br />PCB underneath]]<br />[[File:Nvidia-Die-G70.png|200px|thumb|left|Nvidia G70 die shot]]<br/>[[File:RSX die - Image made by Héctor Martín.jpg|200px|thumb|left|RSX die, scraped with razorblade by Héctor Martín]]<br/>[[File:BGA_crack1.jpg|200px|thumb|left|BGA Cracking (one of the reasons for YLOD error)]]</div> | ||
* <abbr title="dmesg|grep rsx :: ps3rsx: version 2.11 RSX rev17 0MB RAM channel 1 core 500MHz mem 650MHz">500</abbr> MHz on 90 nm process (shrunk to 65 nm in 2008 | * <abbr title="dmesg|grep rsx :: ps3rsx: version 2.11 RSX rev17 0MB RAM channel 1 core 500MHz mem 650MHz">500</abbr> MHz on 90 nm process (shrunk to 65 nm in 2008 and to 40 nm in 2010) | ||
* 90 nm RSX has a TDP of 80 W | * 90 nm RSX has a TDP of 80 W | ||
* Based on NV47 Chip (Nvidia GeForce 7800 Architecture) | * Based on NV47 Chip (Nvidia GeForce 7800 Architecture) | ||
Line 32: | Line 32: | ||
** Maximum Dot product operations: 51 billion per second (combined with Cell CPU) | ** Maximum Dot product operations: 51 billion per second (combined with Cell CPU) | ||
** 128-bit pixel precision offers rendering of scenes with High dynamic range rendering | ** 128-bit pixel precision offers rendering of scenes with High dynamic range rendering | ||
** 256 MB GDDR3 RAM at <abbr title="dmesg|grep rsx :: ps3rsx: version 2.11 RSX rev17 0MB RAM channel 1 core 500MHz mem 650MHz">650 MHz</abbr><!--// NOT 700 !! //--> | ** 256 MB GDDR3 RAM at <abbr title="dmesg|grep rsx :: ps3rsx: version 2.11 RSX rev17 0MB RAM channel 1 core 500MHz mem 650MHz">650 MHz</abbr><!--// NOT 700 !! //--> | ||
*** Earlier PS3 Models: Samsung | *** Earlier PS3 Models: Samsung K4J52324QC-SC14 rated max 700MHz | ||
*** Later PS3 Models: Qimonda | *** Later PS3 Models: Qimonda HYB18H512322AF-14 (seen on CXD2971DGB) | ||
*** 128-bit memory bus width | |||
*** 128-bit memory bus width | |||
*** 22.4 GB/s read and write bandwidth | *** 22.4 GB/s read and write bandwidth | ||
** Cell FlexIO bus interface | ** Cell FlexIO bus interface | ||
Line 138: | Line 137: | ||
| [[CECHMxx]] || [[VER-00x|VER-001]] || 1-878-196-31 || -? || 65nm || ? 186mm² ? || | | [[CECHMxx]] || [[VER-00x|VER-001]] || 1-878-196-31 || -? || 65nm || ? 186mm² ? || | ||
|- | |- | ||
| [[CECHPxx]] || [[VER-00x|VER-001]] || 1-878-196- | | [[CECHPxx]] || [[VER-00x|VER-001]] || 1-878-196-31 || -? || 65nm || ? 186mm² ? || | ||
|- | |- | ||
| [[CECHQxx]] || [[VER-00x| | | [[CECHQxx]] || [[VER-00x|VER-001]] || 1-878-196-31 || -? || 65nm || ? 186mm² ? || | ||
|- | |- | ||
| [[CECH-20xx]] || [[DYN-00x|DYN-001]] || 1-880-055-31 || [[CXD2991CGB]] || 65nm || ? 186mm² ? || | | [[CECH-20xx]] || [[DYN-00x|DYN-001]] || 1-880-055-31 || [[CXD2991CGB]] || 65nm || ? 186mm² ? || | ||
Line 161: | Line 160: | ||
|- | |- | ||
| [[CECH-25xx]] || [[JSD-00x|JSD-001]] || 1-882-770-31 || [[CXD5300CGB]] || 40nm (with IHS, 4 VRAM chips) || ? 114mm² ? || | | [[CECH-25xx]] || [[JSD-00x|JSD-001]] || 1-882-770-31 || [[CXD5300CGB]] || 40nm (with IHS, 4 VRAM chips) || ? 114mm² ? || | ||
|- | |- | ||
| [[CECH-30xx]] || [[KTE-00x|KTE-001]] || 1-884-749-11 || [[CXD5301DGB]] || 40nm (with IHS, 4 VRAM chips) || ? 114mm² ? || | | [[CECH-30xx]] || [[KTE-00x|KTE-001]] || 1-884-749-11 || [[CXD5301DGB]] || 40nm (with IHS, 4 VRAM chips) || ? 114mm² ? || | ||
Line 172: | Line 169: | ||
| [[CECH-40xx]] || [[MPX-00x|MPX-001]] || 1-887-233-11 || [[CXD5302A1GB]] || 40nm (without IHS, 4 VRAM chips) || ? 114mm² ? || [http://pocketnews.cocolog-nifty.com/pkns/2012/10/ps3-cech-4000-e.html pocketnews dissasembly] | | [[CECH-40xx]] || [[MPX-00x|MPX-001]] || 1-887-233-11 || [[CXD5302A1GB]] || 40nm (without IHS, 4 VRAM chips) || ? 114mm² ? || [http://pocketnews.cocolog-nifty.com/pkns/2012/10/ps3-cech-4000-e.html pocketnews dissasembly] | ||
|- | |- | ||
| | | ? || [[NPX-00x|NPX-001]] || ? || ? || 28nm (without IHS, 2 VRAM chips) || ? 68mm² ? || | ||
|- | |- | ||
| [[CECH- | | [[CECH-40xx]] || [[PQX-001]] || 1-888-629-22 || [[D5305]]'''K''' || 28nm (without IHS, 2 VRAM chips) || ? 68mm² ? || [http://www.mobile01.com/topicdetail.php?f=281&t=3747667&p=1 mobile01_tw] | ||
|- | |- | ||
| ? || [[PPX-00x|PPX-001]] || ? || ? || 28nm (without IHS, 2 VRAM chips) || ? 68mm² ? || | | ? || [[PPX-00x|PPX-001]] || ? || ? || 28nm (without IHS, 2 VRAM chips) || ? 68mm² ? || | ||
Line 186: | Line 181: | ||
===Alternative list=== | ===Alternative list=== | ||
*CXD'''2971'''xxx (RSX 90nm, with IHS, 4 VRAM chips) | |||
**Motherboards: [[TMU-520]], [[COK-001]], [[COK-002]], [[SEM-001]], [[DIA-001]] | |||
*CXD'''2982'''xxx (RSX 65nm, with IHS, 4 VRAM chips) | |||
**Motherboards: [[DIA-002]] | |||
*CXD'''2991'''xxx (RSX 65nm, with IHS, 4 VRAM chips) | |||
**Motherboards: [[DEB-001]], [[VER-001]], [[DYN-001]] | |||
*CXD'''5300'''xxx (RSX 40nm, with IHS, 4 VRAM chips) | |||
**Motherboards: [[SUR-001]], [[JTP-001]], [[JSD-001]] | |||
*CXD'''5301'''xxx (RSX 40nm, with IHS, 4 VRAM chips) | |||
**Motherboards: [[KTE-001]] | |||
*CXD'''5302'''xxx (RSX 40nm, without IHS, 4 VRAM chips) | |||
**Motherboards: [[MSX-001]], [[MPX-001]] | |||
*D'''5305'''x (RSX 28nm, without IHS, 2 VRAM chips) | |||
**Motherboards: [[NPX-001]], [[PPX-001]], [[PQX-001]], [[RTX-001]], [[REX-001]] | |||
== Local GDDR3 Memory Physical Structure== | == Local GDDR3 Memory Physical Structure== | ||
Line 456: | Line 377: | ||
{{Motherboard Components}}<noinclude> | {{Motherboard Components}}<noinclude>[[Category:Main]]</noinclude> | ||
[[Category:Main]] | |||
</noinclude> |