Editing CXD9208GP
Jump to navigation
Jump to search
The edit can be undone. Please check the comparison below to verify that this is what you want to do, and then publish the changes below to finish undoing the edit.
Latest revision | Your text | ||
Line 1: | Line 1: | ||
== Sony CXD9208GP (PS2 bridge chip) == | == Sony CXD9208GP (PS2 bridge chip) == | ||
<div style="float:right">[[File:SCEI_CXD9208GP.JPG|thumbnail| | {{Wikify}} | ||
<div style="float:right">[[File:SCEI_CXD9208GP.JPG|thumbnail|bridge chip from EE+GS to the CXM4024R]]</div> | |||
Used on PS3 FAT [[CECHAxx]]/[[COK-00x#COK-001|COK-001]] and [[CECHBxx]]/[[COK-00x#COK-001|COK-001]]<br> | 6-710-433-01 / IC7301 <br /> | ||
Used on PS3 FAT [[CECHAxx]]/[[COK-00x#COK-001|COK-001]] and [[CECHBxx]]/[[COK-00x#COK-001|COK-001]] <br /> | |||
Unknown bridge chip from EE+GS to the CXM4024R (see [[MultiAV]]) and the [[RSX]] <br /> | |||
== Pinout == | == Pinout == | ||
Line 17: | Line 18: | ||
| data-sort-value="A02" | A2 || {{cellcolors|#333|#fff}} PLLAVS1 || GND || {{pin}} || style="color:#888" | Ground | | data-sort-value="A02" | A2 || {{cellcolors|#333|#fff}} PLLAVS1 || GND || {{pin}} || style="color:#888" | Ground | ||
|- | |- | ||
| data-sort-value="A03" | A3 || {{cellcolors|#8f8}} SIF_MSCLK || MSCLK || {{pini}} || Connected to | | data-sort-value="A03" | A3 || {{cellcolors|#8f8}} SIF_MSCLK || MSCLK || {{pini}} || Connected to EEGS pad <abbr title="Unknown">UNK</abbr> | ||
|- | |- | ||
| data-sort-value="A04" | A4 || {{cellcolors|#8f8}} SIF_WRAC || SIF_WRAC_BC || {{pini}} || Connected to | | data-sort-value="A04" | A4 || {{cellcolors|#8f8}} SIF_WRAC || SIF_WRAC_BC || {{pini}} || Connected to EEGS pad <abbr title="Unknown">UNK</abbr> | ||
|- | |- | ||
| data-sort-value="A05" | A5 || {{cellcolors|#8f8}} SIF_DACK || SIF_DACK_BC || {{pini}} || Connected to | | data-sort-value="A05" | A5 || {{cellcolors|#8f8}} SIF_DACK || SIF_DACK_BC || {{pini}} || Connected to EEGS pad <abbr title="Unknown">UNK</abbr> | ||
|- | |- | ||
| data-sort-value="A06" | A6 || {{cellcolors|#8f8}} SIF_DREQ0 || SIF_DREQ0_BC || {{pini}} || Connected to | | data-sort-value="A06" | A6 || {{cellcolors|#8f8}} SIF_DREQ0 || SIF_DREQ0_BC || {{pini}} || Connected to EEGS pad <abbr title="Unknown">UNK</abbr> | ||
|- | |- | ||
| data-sort-value="A07" | A7 || {{cellcolors|#8f8}} SIF_RDAC || SIF_RDAC_BC || {{pini}} || Connected to | | data-sort-value="A07" | A7 || {{cellcolors|#8f8}} SIF_RDAC || SIF_RDAC_BC || {{pini}} || Connected to EEGS pad <abbr title="Unknown">UNK</abbr> | ||
|- | |- | ||
| data-sort-value="A08" | A8 || data-sort-value="SIF_AD04" {{cellcolors|# | | data-sort-value="A08" | A8 || data-sort-value="SIF_AD04" {{cellcolors|#8f8}} SIF_AD4 || data-sort-value="SIF_BC_AD04" | SIF_BC_AD4 || {{pini}} || Connected to EEGS pad <abbr title="Unknown">UNK</abbr> | ||
|- | |- | ||
| data-sort-value="A09" | A9 || data-sort-value="SIF_AD07" {{cellcolors|# | | data-sort-value="A09" | A9 || data-sort-value="SIF_AD07" {{cellcolors|#8f8}} SIF_AD7 || data-sort-value="SIF_BC_AD07" | SIF_BC_AD7 || {{pini}} || Connected to EEGS pad <abbr title="Unknown">UNK</abbr> | ||
|- | |- | ||
| data-sort-value="A10" | A10 || data-sort-value="SIF_AD09" {{cellcolors|# | | data-sort-value="A10" | A10 || data-sort-value="SIF_AD09" {{cellcolors|#8f8}} SIF_AD9 || data-sort-value="SIF_BC_AD09" | SIF_BC_AD9 || {{pini}} || Connected to EEGS pad <abbr title="Unknown">UNK</abbr> | ||
|- | |- | ||
| data-sort-value="A11" | A11 || {{cellcolors|# | | data-sort-value="A11" | A11 || {{cellcolors|#8f8}} SIF_AD18 || SIF_BC_AD18 || {{pini}} || Connected to EEGS pad <abbr title="Unknown">UNK</abbr> | ||
|- | |- | ||
| data-sort-value="A12" | A12 || {{cellcolors|# | | data-sort-value="A12" | A12 || {{cellcolors|#8f8}} SIF_AD21 || SIF_BC_AD21 || {{pini}} || Connected to EEGS pad <abbr title="Unknown">UNK</abbr> | ||
|- | |- | ||
| data-sort-value="A13" | A13 || {{cellcolors|# | | data-sort-value="A13" | A13 || {{cellcolors|#8f8}} SIF_AD29 || SIF_BC_AD29 || {{pini}} || Connected to EEGS pad <abbr title="Unknown">UNK</abbr> | ||
|- | |- | ||
| data-sort-value="A14" | A14 || data-sort-value="SIF_AD06" {{cellcolors|# | | data-sort-value="A14" | A14 || data-sort-value="SIF_AD06" {{cellcolors|#8f8}} SIF_AD6 || data-sort-value="SIF_BC_AD06" | SIF_BC_AD6 || {{pini}} || Connected to EEGS pad <abbr title="Unknown">UNK</abbr> | ||
|- | |- | ||
| data-sort-value=" | ! data-sort-value="A99" style="line-height:2em; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden" | | ||
|- | |- | ||
| data-sort-value="B01" | B1 || {{cellcolors|#eee|#888}} GPIO33_6 || CL7307 || {{pinnc}} || data-sort-value="Z" style="color:#888" | Testpad | | data-sort-value="B01" | B1 || {{cellcolors|#eee|#888}} GPIO33_6 || CL7307 || {{pinnc}} || data-sort-value="Z" style="color:#888" | Testpad | ||
Line 47: | Line 48: | ||
| data-sort-value="B02" | B2 || {{cellcolors|#eee|#888}} GPIO33_5 || CL7302 || {{pinnc}} || data-sort-value="Z" style="color:#888" | Testpad | | data-sort-value="B02" | B2 || {{cellcolors|#eee|#888}} GPIO33_5 || CL7302 || {{pinnc}} || data-sort-value="Z" style="color:#888" | Testpad | ||
|- | |- | ||
| data-sort-value="B03" | B3 || {{cellcolors|# | | data-sort-value="B03" | B3 || {{cellcolors|#d90|#fff}} PLLAVD1 || +1.5V_BRIDGE || {{pin}} || | ||
|- | |- | ||
| data-sort-value="B04" | B4 || {{cellcolors|#8f8}} SIF_SINT || SINT_BC || {{pino}} || Connected to | | data-sort-value="B04" | B4 || {{cellcolors|#8f8}} SIF_SINT || SINT_BC || {{pino}} || Connected to EEGS pad <abbr title="Unknown">UNK</abbr> ? | ||
|- | |- | ||
| data-sort-value="B05" | B5 || {{cellcolors|# | | data-sort-value="B05" | B5 || {{cellcolors|#8f8}} SIF_BE3 || SIF_BE3_BC || {{pino}} || Connected to EEGS pad <abbr title="Unknown">UNK</abbr> ? | ||
|- | |- | ||
| data-sort-value="B06" | B6 || {{cellcolors|#8f8}} SIF_DREQ1 || SIF_DREQ1_BC || {{pini}} || Connected to | | data-sort-value="B06" | B6 || {{cellcolors|#8f8}} SIF_DREQ1 || SIF_DREQ1_BC || {{pini}} || Connected to EEGS pad <abbr title="Unknown">UNK</abbr> | ||
|- | |- | ||
| data-sort-value="B07" | B7 || {{cellcolors|#8f8}} SIF_RDY || SIF_RDY_BC || {{pini}} || Connected to | | data-sort-value="B07" | B7 || {{cellcolors|#8f8}} SIF_RDY || SIF_RDY_BC || {{pini}} || Connected to EEGS pad <abbr title="Unknown">UNK</abbr> ? | ||
|- | |- | ||
| data-sort-value="B08" | B8 || {{cellcolors|# | | data-sort-value="B08" | B8 || {{cellcolors|#8f8}} SIF_BE2 || SIF_BE2_BC || {{pino}} || Connected to EEGS pad <abbr title="Unknown">UNK</abbr> ? | ||
|- | |- | ||
| data-sort-value="B09" | B9 || data-sort-value="SIF_AD01" {{cellcolors|# | | data-sort-value="B09" | B9 || data-sort-value="SIF_AD01" {{cellcolors|#8f8}} SIF_AD1 || data-sort-value="SIF_BC_AD01" | SIF_BC_AD1 || {{pini}} || Connected to EEGS pad <abbr title="Unknown">UNK</abbr> | ||
|- | |- | ||
| data-sort-value="B10" | B10 || data-sort-value="SIF_AD03" {{cellcolors|# | | data-sort-value="B10" | B10 || data-sort-value="SIF_AD03" {{cellcolors|#8f8}} SIF_AD3 || data-sort-value="SIF_BC_AD03" | SIF_BC_AD3 || {{pini}} || Connected to EEGS pad <abbr title="Unknown">UNK</abbr> | ||
|- | |- | ||
| data-sort-value="B11" | B11 || {{cellcolors|# | | data-sort-value="B11" | B11 || {{cellcolors|#8f8}} SIF_AD20 || SIF_BC_AD20 || {{pini}} || Connected to EEGS pad <abbr title="Unknown">UNK</abbr> | ||
|- | |- | ||
| data-sort-value="B12" | B12 || {{cellcolors|# | | data-sort-value="B12" | B12 || {{cellcolors|#8f8}} SIF_AD30 || SIF_BC_AD30 || {{pini}} || Connected to EEGS pad <abbr title="Unknown">UNK</abbr> | ||
|- | |- | ||
| data-sort-value="B13" | B13 || {{cellcolors|# | | data-sort-value="B13" | B13 || {{cellcolors|#8f8}} SIF_AD26 || SIF_BC_AD26 || {{pini}} || Connected to EEGS pad <abbr title="Unknown">UNK</abbr> | ||
|- | |- | ||
| data-sort-value="B14" | B14 || {{cellcolors|# | | data-sort-value="B14" | B14 || {{cellcolors|#8f8}} SIF_AD11 || SIF_BC_AD11 || {{pini}} || Connected to EEGS pad <abbr title="Unknown">UNK</abbr> | ||
|- | |- | ||
| data-sort-value=" | ! data-sort-value="B99" style="line-height:2em; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden" | | ||
|- | |- | ||
| data-sort-value="C01" | C1 || {{cellcolors|# | | data-sort-value="C01" | C1 || {{cellcolors|#ff6}} PCI_AD30 || BC_PCI_AD30 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad <abbr title="Unknown">UNK</abbr> ? | ||
|- | |- | ||
| data-sort-value="C02" | C2 || {{cellcolors|# | | data-sort-value="C02" | C2 || {{cellcolors|#ff6}} PCI_AD29 || BC_PCI_AD29 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad <abbr title="Unknown">UNK</abbr> ? | ||
|- | |- | ||
| data-sort-value="C03" | C3 || {{cellcolors|#333|#fff}} TEST_IN_1 || GND || {{pin}} || style="color:#888" | Ground | | data-sort-value="C03" | C3 || {{cellcolors|#333|#fff}} TEST_IN_1 || GND || {{pin}} || style="color:#888" | Ground | ||
Line 83: | Line 84: | ||
| data-sort-value="C05" | C5 || {{cellcolors|#333|#fff}} VSS2 || GND || {{pin}} || style="color:#888" | Ground | | data-sort-value="C05" | C5 || {{cellcolors|#333|#fff}} VSS2 || GND || {{pin}} || style="color:#888" | Ground | ||
|- | |- | ||
| data-sort-value="C06" | C6 || {{cellcolors|# | | data-sort-value="C06" | C6 || {{cellcolors|#8f8}} SIF_BE0 || SIF_BE0_BC || {{pino}} || Connected to EEGS pad <abbr title="Unknown">UNK</abbr> ? | ||
|- | |- | ||
| data-sort-value="C07" | C7 || {{cellcolors|# | | data-sort-value="C07" | C7 || {{cellcolors|#8f8}} SIF_BE1 || SIF_BE1_BC || {{pino}} || Connected to EEGS pad <abbr title="Unknown">UNK</abbr> ? | ||
|- | |- | ||
| data-sort-value="C08" | C8 || data-sort-value="SIF_AD02" {{cellcolors|# | | data-sort-value="C08" | C8 || data-sort-value="SIF_AD02" {{cellcolors|#8f8}} SIF_AD2 || data-sort-value="SIF_BC_AD02" | SIF_BC_AD2 || {{pini}} || Connected to EEGS pad <abbr title="Unknown">UNK</abbr> | ||
|- | |- | ||
| data-sort-value="C09" | C9 || data-sort-value="SIF_AD00" {{cellcolors|# | | data-sort-value="C09" | C9 || data-sort-value="SIF_AD00" {{cellcolors|#8f8}} SIF_AD0 || data-sort-value="SIF_BC_AD00" | SIF_BC_AD0 || {{pini}} || Connected to EEGS pad <abbr title="Unknown">UNK</abbr> | ||
|- | |- | ||
| data-sort-value="C10" | C10 || {{cellcolors|# | | data-sort-value="C10" | C10 || {{cellcolors|#8f8}} SIF_AD28 || SIF_BC_AD28 || {{pini}} || Connected to EEGS pad <abbr title="Unknown">UNK</abbr> | ||
|- | |- | ||
| data-sort-value="C11" | C11 || {{cellcolors|#333|#fff}} VSS || GND || {{pin}} || style="color:#888" | Ground | | data-sort-value="C11" | C11 || {{cellcolors|#333|#fff}} VSS || GND || {{pin}} || style="color:#888" | Ground | ||
Line 97: | Line 98: | ||
| data-sort-value="C12" | C12 || {{cellcolors|#333|#fff}} VSS || GND || {{pin}} || style="color:#888" | Ground | | data-sort-value="C12" | C12 || {{cellcolors|#333|#fff}} VSS || GND || {{pin}} || style="color:#888" | Ground | ||
|- | |- | ||
| data-sort-value="C13" | C13 || {{cellcolors|# | | data-sort-value="C13" | C13 || {{cellcolors|#8f8}} SIF_AD31 || SIF_BC_AD31 || {{pini}} || Connected to EEGS pad <abbr title="Unknown">UNK</abbr> | ||
|- | |- | ||
| data-sort-value="C14" | C14 || {{cellcolors|# | | data-sort-value="C14" | C14 || {{cellcolors|#8f8}} SIF_AD15 || SIF_BC_AD15 || {{pini}} || Connected to EEGS pad <abbr title="Unknown">UNK</abbr> | ||
|- | |- | ||
| data-sort-value=" | ! data-sort-value="C99" style="line-height:2em; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden" | | ||
|- | |- | ||
| data-sort-value="D01" | D1 || {{cellcolors|# | | data-sort-value="D01" | D1 || {{cellcolors|#ff6}} PCI_AD26 || BC_PCI_AD26 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad <abbr title="Unknown">UNK</abbr> ? | ||
|- | |- | ||
| data-sort-value="D02" | D2 || {{cellcolors|# | | data-sort-value="D02" | D2 || {{cellcolors|#ff6}} PCI_AD28 || BC_PCI_AD28 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad <abbr title="Unknown">UNK</abbr> ? | ||
|- | |- | ||
| data-sort-value="D03" | D3 || {{cellcolors|# | | data-sort-value="D03" | D3 || {{cellcolors|#ff6}} PCI_AD31 || BC_PCI_AD31 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad <abbr title="Unknown">UNK</abbr> ? | ||
|- | |- | ||
| data-sort-value="D04" | D4 || {{cellcolors|#333|#fff}} VSS || GND || {{pin}} || style="color:#888" | Ground | | data-sort-value="D04" | D4 || {{cellcolors|#333|#fff}} VSS || GND || {{pin}} || style="color:#888" | Ground | ||
|- | |- | ||
| data-sort-value="D05" | D5 || {{cellcolors|# | | data-sort-value="D05" | D5 || {{cellcolors|#d90|#fff}} VDDC || +1.5V_BRIDGE || {{pin}} || | ||
|- | |- | ||
| data-sort-value="D06" | D6 || {{cellcolors|# | | data-sort-value="D06" | D6 || {{cellcolors|#943|#fff}} VDD || +1.5V_EEGS_VDDO || {{pin}} || | ||
|- | |- | ||
| data-sort-value="D07" | D7 || {{cellcolors|#333|#fff}} VSS || GND || {{pin}} || style="color:#888" | Ground | | data-sort-value="D07" | D7 || {{cellcolors|#333|#fff}} VSS || GND || {{pin}} || style="color:#888" | Ground | ||
|- | |- | ||
| data-sort-value="D08" | D8 || {{cellcolors|# | | data-sort-value="D08" | D8 || {{cellcolors|#d90|#fff}} VDDC || +1.5V_BRIDGE || {{pin}} || | ||
|- | |- | ||
| data-sort-value="D09" | D9 || {{cellcolors|# | | data-sort-value="D09" | D9 || {{cellcolors|#943|#fff}} VDD || +1.5V_EEGS_VDDO || {{pin}} || | ||
|- | |- | ||
| data-sort-value="D10" | D10 || {{cellcolors|#333|#fff}} VSS || GND || {{pin}} || style="color:#888" | Ground | | data-sort-value="D10" | D10 || {{cellcolors|#333|#fff}} VSS || GND || {{pin}} || style="color:#888" | Ground | ||
|- | |- | ||
| data-sort-value="D11" | D11 || {{cellcolors|# | | data-sort-value="D11" | D11 || {{cellcolors|#943|#fff}} VDD || +1.5V_EEGS_VDDO || {{pin}} || | ||
|- | |- | ||
| data-sort-value="D12" | D12 || {{cellcolors|# | | data-sort-value="D12" | D12 || {{cellcolors|#8f8}} SIF_AD10 || SIF_BC_AD10 || {{pini}} || Connected to EEGS pad <abbr title="Unknown">UNK</abbr> | ||
|- | |- | ||
| data-sort-value="D13" | D13 || data-sort-value="SIF_AD05" {{cellcolors|# | | data-sort-value="D13" | D13 || data-sort-value="SIF_AD05" {{cellcolors|#8f8}} SIF_AD5 || data-sort-value="SIF_BC_AD05" | SIF_BC_AD5 || {{pini}} || Connected to EEGS pad <abbr title="Unknown">UNK</abbr> | ||
|- | |- | ||
| data-sort-value="D14" | D14 || {{cellcolors|# | | data-sort-value="D14" | D14 || {{cellcolors|#8f8}} SIF_AD14 || SIF_BC_AD14 || {{pini}} || Connected to EEGS pad <abbr title="Unknown">UNK</abbr> | ||
|- | |- | ||
| data-sort-value=" | ! data-sort-value="D99" style="line-height:2em; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden" | | ||
|- | |- | ||
| data-sort-value="E01" | E1 || {{cellcolors|# | | data-sort-value="E01" | E1 || {{cellcolors|#ff6}} PCI_AD25 || BC_PCI_AD25 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad <abbr title="Unknown">UNK</abbr> ? | ||
|- | |- | ||
| data-sort-value="E02" | E2 || {{cellcolors|# | | data-sort-value="E02" | E2 || {{cellcolors|#ff6}} PCI_AD27 || BC_PCI_AD27 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad <abbr title="Unknown">UNK</abbr> ? | ||
|- | |- | ||
| data-sort-value="E03" | E3 || {{cellcolors|# | | data-sort-value="E03" | E3 || {{cellcolors|#ff6}} PCI_AD24 || BC_PCI_AD24 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad <abbr title="Unknown">UNK</abbr> ? | ||
|- | |- | ||
| data-sort-value="E04" | E4 || {{cellcolors|#333|#fff}} VSS2 || GND || {{pin}} || style="color:#888" | Ground | | data-sort-value="E04" | E4 || {{cellcolors|#333|#fff}} VSS2 || GND || {{pin}} || style="color:#888" | Ground | ||
|- | |- | ||
| data-sort-value="E05" | E5 || {{cellcolors|#c33|#fff}} VDDS || +3.3V_BRIDGE || {{pin}} || | | data-sort-value="E05" | E5 || {{cellcolors|#c33|#fff}} VDDS || +3.3V_BRIDGE || {{pin}} || | ||
|- | |- | ||
| data-sort-value="E06" | E6 || {{cellcolors|# | | data-sort-value="E06" | E6 || {{cellcolors|#d90|#fff}} VDDC || +1.5V_BRIDGE || {{pin}} || | ||
|- | |- | ||
| data-sort-value="E07" | E7 || {{cellcolors|# | | data-sort-value="E07" | E7 || {{cellcolors|#943|#fff}} VDD || +1.5V_EEGS_VDDO || {{pin}} || | ||
|- | |- | ||
| data-sort-value="E08" | E8 || {{cellcolors|#333|#fff}} VSS2 || GND || {{pin}} || style="color:#888" | Ground | | data-sort-value="E08" | E8 || {{cellcolors|#333|#fff}} VSS2 || GND || {{pin}} || style="color:#888" | Ground | ||
Line 151: | Line 152: | ||
| data-sort-value="E09" | E9 || {{cellcolors|#333|#fff}} TEST_IN_3 || GND || {{pin}} || style="color:#888" | Ground | | data-sort-value="E09" | E9 || {{cellcolors|#333|#fff}} TEST_IN_3 || GND || {{pin}} || style="color:#888" | Ground | ||
|- | |- | ||
| data-sort-value="E10" | E10 || {{cellcolors|# | | data-sort-value="E10" | E10 || {{cellcolors|#943|#fff}} VDD2 || +1.5V_EEGS_VDDO || {{pin}} || | ||
|- | |- | ||
| data-sort-value="E11" | E11 || {{cellcolors|# | | data-sort-value="E11" | E11 || {{cellcolors|#943|#fff}} VDD2 || +1.5V_EEGS_VDDO || {{pin}} || | ||
|- | |- | ||
| data-sort-value="E12" | E12 || {{cellcolors|#333|#fff}} TEST_IN_4 || GND || {{pin}} || style="color:#888" | Ground | | data-sort-value="E12" | E12 || {{cellcolors|#333|#fff}} TEST_IN_4 || GND || {{pin}} || style="color:#888" | Ground | ||
|- | |- | ||
| data-sort-value="E13" | E13 || data-sort-value="SIF_AD08" {{cellcolors|# | | data-sort-value="E13" | E13 || data-sort-value="SIF_AD08" {{cellcolors|#8f8}} SIF_AD8 || data-sort-value="SIF_BC_AD08" | SIF_BC_AD8 || {{pini}} || Connected to EEGS pad <abbr title="Unknown">UNK</abbr> | ||
|- | |- | ||
| data-sort-value="E14" | E14 || {{cellcolors|# | | data-sort-value="E14" | E14 || {{cellcolors|#8f8}} SIF_AD13 || SIF_BC_AD13 || {{pini}} || Connected to EEGS pad <abbr title="Unknown">UNK</abbr> | ||
|- | |- | ||
| data-sort-value=" | ! data-sort-value="E99" style="line-height:2em; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden" | | ||
|- | |- | ||
| data-sort-value="F01" | F1 || {{cellcolors|# | | data-sort-value="F01" | F1 || {{cellcolors|#ff6}} PCI_AD20 || BC_PCI_AD20 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad <abbr title="Unknown">UNK</abbr> ? | ||
|- | |- | ||
| data-sort-value="F02" | F2 || {{cellcolors|# | | data-sort-value="F02" | F2 || {{cellcolors|#ff6}} PCI_AD22 || BC_PCI_AD22 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad <abbr title="Unknown">UNK</abbr> ? | ||
|- | |- | ||
| data-sort-value="F03" | F3 || {{cellcolors|# | | data-sort-value="F03" | F3 || {{cellcolors|#ff6}} PCI_AD18 || BC_PCI_AD18 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad <abbr title="Unknown">UNK</abbr> ? | ||
|- | |- | ||
| data-sort-value="F04" | F4 || {{cellcolors|# | | data-sort-value="F04" | F4 || {{cellcolors|#d90|#fff}} VDDC || +1.5V_BRIDGE || {{pin}} || | ||
|- | |- | ||
| data-sort-value="F05" | F5 || {{cellcolors|#c33|#fff}} VDDS || +3.3V_BRIDGE || {{pin}} || | | data-sort-value="F05" | F5 || {{cellcolors|#c33|#fff}} VDDS || +3.3V_BRIDGE || {{pin}} || | ||
|- | |- | ||
| data-sort-value="F06" | F6 || {{cellcolors|#333|#fff}} VSS || GND || {{pin}} || style="color:#888" | Ground | | data-sort-value="F06" | F6 || {{cellcolors|#333|#fff}} VSS || GND || {{pin}} || style="color:#888" | Ground | ||
Line 179: | Line 180: | ||
| data-sort-value="F08" | F8 || {{cellcolors|#333|#fff}} TEST_IN_2 || GND || {{pin}} || style="color:#888" | Ground | | data-sort-value="F08" | F8 || {{cellcolors|#333|#fff}} TEST_IN_2 || GND || {{pin}} || style="color:#888" | Ground | ||
|- | |- | ||
| data-sort-value="F09" | F9 || {{cellcolors|#c33|#fff}} VDDS || +3.3V_BRIDGE || {{pin}} || | | data-sort-value="F09" | F9 || {{cellcolors|#c33|#fff}} VDDS || +3.3V_BRIDGE || {{pin}} || | ||
|- | |- | ||
| data-sort-value="F10" | F10 || {{cellcolors|# | | data-sort-value="F10" | F10 || {{cellcolors|#943|#fff}} VDD || +1.5V_EEGS_VDDO || {{pin}} || | ||
|- | |- | ||
| data-sort-value="F11" | F11 || {{cellcolors|#333|#fff}} VSS2 || GND || {{pin}} || style="color:#888" | Ground | | data-sort-value="F11" | F11 || {{cellcolors|#333|#fff}} VSS2 || GND || {{pin}} || style="color:#888" | Ground | ||
Line 187: | Line 188: | ||
| data-sort-value="F12" | F12 || {{cellcolors|#eee|#888}} GPIO15_0 || CL7306 || {{pinnc}} || data-sort-value="Z" style="color:#888" | Testpad | | data-sort-value="F12" | F12 || {{cellcolors|#eee|#888}} GPIO15_0 || CL7306 || {{pinnc}} || data-sort-value="Z" style="color:#888" | Testpad | ||
|- | |- | ||
| data-sort-value="F13" | F13 || {{cellcolors|# | | data-sort-value="F13" | F13 || {{cellcolors|#8f8}} SIF_AD12 || SIF_BC_AD12 || {{pini}} || Connected to EEGS pad <abbr title="Unknown">UNK</abbr> | ||
|- | |- | ||
| data-sort-value="F14" | F14 || {{cellcolors|# | | data-sort-value="F14" | F14 || {{cellcolors|#8f8}} SIF_AD24 || SIF_BC_AD24 || {{pini}} || Connected to EEGS pad <abbr title="Unknown">UNK</abbr> | ||
|- | |- | ||
| data-sort-value=" | ! data-sort-value="F99" style="line-height:2em; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden" | | ||
|- | |- | ||
| data-sort-value="G01" | G1 || {{cellcolors|# | | data-sort-value="G01" | G1 || {{cellcolors|#ff6}} PCI_AD21 || BC_PCI_AD21 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad <abbr title="Unknown">UNK</abbr> ? | ||
|- | |- | ||
| data-sort-value="G02" | G2 || {{cellcolors|# | | data-sort-value="G02" | G2 || {{cellcolors|#ff6}} PCI_AD23 || BC_PCI_AD23 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad <abbr title="Unknown">UNK</abbr> ? | ||
|- | |- | ||
| data-sort-value="G03" | G3 || {{cellcolors|# | | data-sort-value="G03" | G3 || {{cellcolors|#ff6}} PCI_IDSEL || BC_PCI_AD17 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad <abbr title="Unknown">UNK</abbr> ? | ||
|- | |- | ||
| data-sort-value="G04" | G4 || {{cellcolors|#333|#fff}} VSS || GND || {{pin}} || style="color:#888" | Ground | | data-sort-value="G04" | G4 || {{cellcolors|#333|#fff}} VSS || GND || {{pin}} || style="color:#888" | Ground | ||
Line 205: | Line 206: | ||
| data-sort-value="G06" | G6 || {{cellcolors|#333|#fff}} VSS || GND || {{pin}} || style="color:#888" | Ground | | data-sort-value="G06" | G6 || {{cellcolors|#333|#fff}} VSS || GND || {{pin}} || style="color:#888" | Ground | ||
|- | |- | ||
| data-sort-value="G07" | G7 || {{cellcolors|#c33|#fff}} VDDS || +3.3V_BRIDGE || {{pin}} || | | data-sort-value="G07" | G7 || {{cellcolors|#c33|#fff}} VDDS || +3.3V_BRIDGE || {{pin}} || | ||
|- | |- | ||
| data-sort-value="G08" | G8 || {{cellcolors|# | | data-sort-value="G08" | G8 || {{cellcolors|#943|#fff}} VDD2 || +1.5V_EEGS_VDDO || {{pin}} || | ||
|- | |- | ||
| data-sort-value="G09" | G9 || {{cellcolors|# | | data-sort-value="G09" | G9 || {{cellcolors|#d90|#fff}} VDDC || +1.5V_BRIDGE || {{pin}} || | ||
|- | |- | ||
| data-sort-value="G10" | G10 || {{cellcolors|#333|#fff}} VSS2 || GND || {{pin}} || style="color:#888" | Ground | | data-sort-value="G10" | G10 || {{cellcolors|#333|#fff}} VSS2 || GND || {{pin}} || style="color:#888" | Ground | ||
|- | |- | ||
| data-sort-value="G11" | G11 || {{cellcolors|# | | data-sort-value="G11" | G11 || {{cellcolors|#d90|#fff}} VDDC || +1.5V_BRIDGE || {{pin}} || | ||
|- | |- | ||
| data-sort-value="G12" | G12 || {{cellcolors|#eee|#888}} GPIO15_1 || CL7311 || {{pinnc}} || data-sort-value="Z" style="color:#888" | Testpad | | data-sort-value="G12" | G12 || {{cellcolors|#eee|#888}} GPIO15_1 || CL7311 || {{pinnc}} || data-sort-value="Z" style="color:#888" | Testpad | ||
|- | |- | ||
| data-sort-value="G13" | G13 || {{cellcolors|# | | data-sort-value="G13" | G13 || {{cellcolors|#8f8}} SIF_AD16 || SIF_BC_AD16 || {{pini}} || Connected to EEGS pad <abbr title="Unknown">UNK</abbr> | ||
|- | |- | ||
| data-sort-value="G14" | G14 || {{cellcolors|# | | data-sort-value="G14" | G14 || {{cellcolors|#8f8}} SIF_AD23 || SIF_BC_AD23 || {{pini}} || Connected to EEGS pad <abbr title="Unknown">UNK</abbr> | ||
|- | |- | ||
| data-sort-value=" | ! data-sort-value="G99" style="line-height:2em; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden" | | ||
|- | |- | ||
| data-sort-value="H01" | H1 || {{cellcolors|# | | data-sort-value="H01" | H1 || {{cellcolors|#ff6}} PCI_AD15 || BC_PCI_AD15 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad <abbr title="Unknown">UNK</abbr> ? | ||
|- | |- | ||
| data-sort-value="H02" | H2 || {{cellcolors|# | | data-sort-value="H02" | H2 || {{cellcolors|#ff6}} PCI_AD16 || BC_PCI_AD16 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad <abbr title="Unknown">UNK</abbr> ? | ||
|- | |- | ||
| data-sort-value="H03" | H3 || {{cellcolors|# | | data-sort-value="H03" | H3 || {{cellcolors|#ff6}} PCI_AD19 || BC_PCI_AD19 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad <abbr title="Unknown">UNK</abbr> ? | ||
|- | |- | ||
| data-sort-value="H04" | H4 || {{cellcolors|# | | data-sort-value="H04" | H4 || {{cellcolors|#d90|#fff}} VDDC || +1.5V_BRIDGE || {{pin}} || | ||
|- | |- | ||
| data-sort-value="H05" | H5 || {{cellcolors|#333|#fff}} TEST_PLL_BP_0 || GND || {{pin}} || style="color:#888" | Ground | | data-sort-value="H05" | H5 || {{cellcolors|#333|#fff}} TEST_PLL_BP_0 || GND || {{pin}} || style="color:#888" | Ground | ||
Line 235: | Line 236: | ||
| data-sort-value="H06" | H6 || {{cellcolors|#333|#fff}} VSS2 || GND || {{pin}} || style="color:#888" | Ground | | data-sort-value="H06" | H6 || {{cellcolors|#333|#fff}} VSS2 || GND || {{pin}} || style="color:#888" | Ground | ||
|- | |- | ||
| data-sort-value="H07" | H7 || {{cellcolors|# | | data-sort-value="H07" | H7 || {{cellcolors|#d90|#fff}} VDDC || +1.5V_BRIDGE || {{pin}} || | ||
|- | |- | ||
| data-sort-value="H08" | H8 || {{cellcolors|#c33|#fff}} VDDS || +3.3V_BRIDGE || {{pin}} || | | data-sort-value="H08" | H8 || {{cellcolors|#c33|#fff}} VDDS || +3.3V_BRIDGE || {{pin}} || | ||
|- | |- | ||
| data-sort-value="H09" | H9 || {{cellcolors|# | | data-sort-value="H09" | H9 || {{cellcolors|#943|#fff}} VDD2 || +1.5V_EEGS_VDDO || {{pin}} || | ||
|- | |- | ||
| data-sort-value="H10" | H10 || {{cellcolors|#333|#fff}} VSS || GND || {{pin}} || style="color:#888" | Ground | | data-sort-value="H10" | H10 || {{cellcolors|#333|#fff}} VSS || GND || {{pin}} || style="color:#888" | Ground | ||
|- | |- | ||
| data-sort-value="H11" | H11 || {{cellcolors|# | | data-sort-value="H11" | H11 || {{cellcolors|#943|#fff}} VDD || +1.5V_EEGS_VDDO || {{pin}} || | ||
|- | |- | ||
| data-sort-value="H12" | H12 || {{cellcolors|#eee|#888}} GPIO15_2 || CL7305 || {{pinnc}} || data-sort-value="Z" style="color:#888" | Testpad | | data-sort-value="H12" | H12 || {{cellcolors|#eee|#888}} GPIO15_2 || CL7305 || {{pinnc}} || data-sort-value="Z" style="color:#888" | Testpad | ||
|- | |- | ||
| data-sort-value="H13" | H13 || {{cellcolors|# | | data-sort-value="H13" | H13 || {{cellcolors|#8f8}} SIF_AD22 || SIF_BC_AD22 || {{pini}} || Connected to EEGS pad <abbr title="Unknown">UNK</abbr> | ||
|- | |- | ||
| data-sort-value="H14" | H14 || {{cellcolors|# | | data-sort-value="H14" | H14 || {{cellcolors|#8f8}} SIF_AD25 || SIF_BC_AD25 || {{pini}} || Connected to EEGS pad <abbr title="Unknown">UNK</abbr> | ||
|- | |- | ||
| data-sort-value=" | ! data-sort-value="H99" style="line-height:2em; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden" | | ||
|- | |- | ||
| data-sort-value="J01" | J1 || {{cellcolors|# | | data-sort-value="J01" | J1 || {{cellcolors|#ff6}} PCI_AD14 || BC_PCI_AD14 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad <abbr title="Unknown">UNK</abbr> ? | ||
|- | |- | ||
| data-sort-value="J02" | J2 || {{cellcolors|# | | data-sort-value="J02" | J2 || {{cellcolors|#ff6}} PCI_AD17 || BC_PCI_AD17 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad <abbr title="Unknown">UNK</abbr> ? | ||
|- | |- | ||
| data-sort-value="J03" | J3 || data-sort-value="PCI_AD06" {{cellcolors|# | | data-sort-value="J03" | J3 || data-sort-value="PCI_AD06" {{cellcolors|#ff6}} PCI_AD6 || data-sort-value="BC_PCI_AD06" | BC_PCI_AD6 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad <abbr title="Unknown">UNK</abbr> ? | ||
|- | |- | ||
| data-sort-value="J04" | J4 || {{cellcolors|# | | data-sort-value="J04" | J4 || {{cellcolors|#d90|#fff}} VDDC || +1.5V_BRIDGE || {{pin}} || | ||
|- | |- | ||
| data-sort-value="J05" | J5 || {{cellcolors|#c33|#fff}} VDDS || +3.3V_BRIDGE || {{pin}} || | | data-sort-value="J05" | J5 || {{cellcolors|#c33|#fff}} VDDS || +3.3V_BRIDGE || {{pin}} || | ||
|- | |- | ||
| data-sort-value="J06" | J6 || {{cellcolors|#333|#fff}} VSS || GND || {{pin}} || style="color:#888" | Ground | | data-sort-value="J06" | J6 || {{cellcolors|#333|#fff}} VSS || GND || {{pin}} || style="color:#888" | Ground | ||
|- | |- | ||
| data-sort-value="J07" | J7 || {{cellcolors|#c33|#fff}} VDDS || +3.3V_BRIDGE || {{pin}} || | | data-sort-value="J07" | J7 || {{cellcolors|#c33|#fff}} VDDS || +3.3V_BRIDGE || {{pin}} || | ||
|- | |- | ||
| data-sort-value="J08" | J8 || {{cellcolors|#333|#fff}} VSS || GND || {{pin}} || style="color:#888" | Ground | | data-sort-value="J08" | J8 || {{cellcolors|#333|#fff}} VSS || GND || {{pin}} || style="color:#888" | Ground | ||
Line 273: | Line 274: | ||
| data-sort-value="J10" | J10 || {{cellcolors|#333|#fff}} VSS2 || GND || {{pin}} || style="color:#888" | Ground | | data-sort-value="J10" | J10 || {{cellcolors|#333|#fff}} VSS2 || GND || {{pin}} || style="color:#888" | Ground | ||
|- | |- | ||
| data-sort-value="J11" | J11 || {{cellcolors|# | | data-sort-value="J11" | J11 || {{cellcolors|#d90|#fff}} VDDC || +1.5V_BRIDGE || {{pin}} || | ||
|- | |- | ||
| data-sort-value="J12" | J12 || {{cellcolors|#eee|#888}} GPIO33_0 || CL7310 || {{pinnc}} || data-sort-value="Z" style="color:#888" | Testpad | | data-sort-value="J12" | J12 || {{cellcolors|#eee|#888}} GPIO33_0 || CL7310 || {{pinnc}} || data-sort-value="Z" style="color:#888" | Testpad | ||
|- | |- | ||
| data-sort-value="J13" | J13 || {{cellcolors|# | | data-sort-value="J13" | J13 || {{cellcolors|#8f8}} SIF_AD19 || SIF_BC_AD19 || {{pini}} || Connected to EEGS pad <abbr title="Unknown">UNK</abbr> | ||
|- | |- | ||
| data-sort-value="J14" | J14 || {{cellcolors|# | | data-sort-value="J14" | J14 || {{cellcolors|#8f8}} SIF_AD27 || SIF_BC_AD27 || {{pini}} || Connected to EEGS pad <abbr title="Unknown">UNK</abbr> | ||
|- | |- | ||
| data-sort-value=" | ! data-sort-value="J99" style="line-height:2em; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden" | | ||
|- | |- | ||
| data-sort-value="K01" | K1 || data-sort-value="PCI_AD09" {{cellcolors|# | | data-sort-value="K01" | K1 || data-sort-value="PCI_AD09" {{cellcolors|#ff6}} PCI_AD9 || data-sort-value="BC_PCI_AD09" | BC_PCI_AD9 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad <abbr title="Unknown">UNK</abbr> ? | ||
|- | |- | ||
| data-sort-value="K02" | K2 || {{cellcolors|# | | data-sort-value="K02" | K2 || {{cellcolors|#ff6}} PCI_AD11 || BC_PCI_AD11 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad <abbr title="Unknown">UNK</abbr> ? | ||
|- | |- | ||
| data-sort-value="K03" | K3 || {{cellcolors|# | | data-sort-value="K03" | K3 || {{cellcolors|#ff6}} PCI_AD10 || BC_PCI_AD10 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad <abbr title="Unknown">UNK</abbr> ? | ||
|- | |- | ||
| data-sort-value="K04" | K4 || {{cellcolors|#333|#fff}} VSS || GND || {{pin}} || style="color:#888" | Ground | | data-sort-value="K04" | K4 || {{cellcolors|#333|#fff}} VSS || GND || {{pin}} || style="color:#888" | Ground | ||
|- | |- | ||
| data-sort-value="K05" | K5 || {{cellcolors|# | | data-sort-value="K05" | K5 || {{cellcolors|#d90|#fff}} VDDC || +1.5V_BRIDGE || {{pin}} || | ||
|- | |- | ||
| data-sort-value="K06" | K6 || {{cellcolors|#c33|#fff}} VDDS || +3.3V_BRIDGE || {{pin}} || | | data-sort-value="K06" | K6 || {{cellcolors|#c33|#fff}} VDDS || +3.3V_BRIDGE || {{pin}} || | ||
|- | |- | ||
| data-sort-value="K07" | K7 || {{cellcolors|#c33|#fff}} VDDS || +3.3V_BRIDGE || {{pin}} || | | data-sort-value="K07" | K7 || {{cellcolors|#c33|#fff}} VDDS || +3.3V_BRIDGE || {{pin}} || | ||
|- | |- | ||
| data-sort-value="K08" | K8 || {{cellcolors|#333|#fff}} TEST_PLL_BP_1 || GND || {{pin}} || style="color:#888" | Ground | | data-sort-value="K08" | K8 || {{cellcolors|#333|#fff}} TEST_PLL_BP_1 || GND || {{pin}} || style="color:#888" | Ground | ||
Line 301: | Line 302: | ||
| data-sort-value="K09" | K9 || {{cellcolors|#333|#fff}} VSS || GND || {{pin}} || style="color:#888" | Ground | | data-sort-value="K09" | K9 || {{cellcolors|#333|#fff}} VSS || GND || {{pin}} || style="color:#888" | Ground | ||
|- | |- | ||
| data-sort-value="K10" | K10 || {{cellcolors|# | | data-sort-value="K10" | K10 || {{cellcolors|#943|#fff}} VDD || +1.5V_EEGS_VDDO || {{pin}} || | ||
|- | |- | ||
| data-sort-value="K11" | K11 || {{cellcolors|#333|#fff}} VSS || GND || {{pin}} || style="color:#888" | Ground | | data-sort-value="K11" | K11 || {{cellcolors|#333|#fff}} VSS || GND || {{pin}} || style="color:#888" | Ground | ||
Line 307: | Line 308: | ||
| data-sort-value="K12" | K12 || {{cellcolors|#eee|#888}} GPIO33_1 || CL7304 || {{pinnc}} || data-sort-value="Z" style="color:#888" | Testpad | | data-sort-value="K12" | K12 || {{cellcolors|#eee|#888}} GPIO33_1 || CL7304 || {{pinnc}} || data-sort-value="Z" style="color:#888" | Testpad | ||
|- | |- | ||
| data-sort-value="K13" | K13 || {{cellcolors|# | | data-sort-value="K13" | K13 || {{cellcolors|#8f8}} SIF_AD17 || SIF_BC_AD17 || {{pini}} || Connected to EEGS pad <abbr title="Unknown">UNK</abbr> | ||
|- | |- | ||
| data-sort-value="K14" | K14 || {{cellcolors|#8f8}} SIF_BREQ || BREQ_BC || {{pino}} || Connected to | | data-sort-value="K14" | K14 || {{cellcolors|#8f8}} SIF_BREQ || BREQ_BC || {{pino}} || Connected to EEGS pad <abbr title="Unknown">UNK</abbr> ? | ||
|- | |- | ||
| data-sort-value=" | ! data-sort-value="K99" style="line-height:2em; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden" | | ||
|- | |- | ||
| data-sort-value="L01" | L1 || data-sort-value="PCI_AD03" {{cellcolors|# | | data-sort-value="L01" | L1 || data-sort-value="PCI_AD03" {{cellcolors|#ff6}} PCI_AD3 || data-sort-value="BC_PCI_AD03" | BC_PCI_AD3 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad <abbr title="Unknown">UNK</abbr> ? | ||
|- | |- | ||
| data-sort-value="L02" | L2 || data-sort-value="PCI_AD07" {{cellcolors|# | | data-sort-value="L02" | L2 || data-sort-value="PCI_AD07" {{cellcolors|#ff6}} PCI_AD7 || data-sort-value="BC_PCI_AD07" | BC_PCI_AD7 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad <abbr title="Unknown">UNK</abbr> ? | ||
|- | |- | ||
| data-sort-value="L03" | L3 || {{cellcolors|# | | data-sort-value="L03" | L3 || {{cellcolors|#ff6}} PCI_AD13 || BC_PCI_AD13 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad <abbr title="Unknown">UNK</abbr> ? | ||
|- | |- | ||
| data-sort-value="L04" | L4 || {{cellcolors|# | | data-sort-value="L04" | L4 || {{cellcolors|#d90|#fff}} VDDC || +1.5V_BRIDGE || {{pin}} || | ||
|- | |- | ||
| data-sort-value="L05" | L5 || {{cellcolors|#333|#fff}} VSS2 || GND || {{pin}} || style="color:#888" | Ground | | data-sort-value="L05" | L5 || {{cellcolors|#333|#fff}} VSS2 || GND || {{pin}} || style="color:#888" | Ground | ||
Line 329: | Line 330: | ||
| data-sort-value="L08" | L8 || {{cellcolors|#333|#fff}} VSS || GND || {{pin}} || style="color:#888" | Ground | | data-sort-value="L08" | L8 || {{cellcolors|#333|#fff}} VSS || GND || {{pin}} || style="color:#888" | Ground | ||
|- | |- | ||
| data-sort-value="L09" | L9 || {{cellcolors|#c33|#fff}} VDDS || +3.3V_BRIDGE || {{pin}} || | | data-sort-value="L09" | L9 || {{cellcolors|#c33|#fff}} VDDS || +3.3V_BRIDGE || {{pin}} || | ||
|- | |- | ||
| data-sort-value="L10" | L10 || {{cellcolors|#c33|#fff}} VDDS || +3.3V_BRIDGE || {{pin}} || | | data-sort-value="L10" | L10 || {{cellcolors|#c33|#fff}} VDDS || +3.3V_BRIDGE || {{pin}} || | ||
|- | |- | ||
| data-sort-value="L11" | L11 || {{cellcolors|#333|#fff}} VSS || GND || {{pin}} || style="color:#888" | Ground | | data-sort-value="L11" | L11 || {{cellcolors|#333|#fff}} VSS || GND || {{pin}} || style="color:#888" | Ground | ||
Line 337: | Line 338: | ||
| data-sort-value="L12" | L12 || {{cellcolors|#eee|#888}} GPIO33_2 || CL7309 || {{pinnc}} || data-sort-value="Z" style="color:#888" | Testpad | | data-sort-value="L12" | L12 || {{cellcolors|#eee|#888}} GPIO33_2 || CL7309 || {{pinnc}} || data-sort-value="Z" style="color:#888" | Testpad | ||
|- | |- | ||
| data-sort-value="L13" | L13 || {{cellcolors|#8f8}} SIF_BGNT || BGNT_BC || {{pini}} || Connected to | | data-sort-value="L13" | L13 || {{cellcolors|#8f8}} SIF_BGNT || BGNT_BC || {{pini}} || Connected to EEGS pad <abbr title="Unknown">UNK</abbr> | ||
|- | |- | ||
| data-sort-value="L14" | L14 || {{cellcolors|#8f8}} SIF_GINT || SGINT_BC || {{pini}} || Connected to | | data-sort-value="L14" | L14 || {{cellcolors|#8f8}} SIF_GINT || SGINT_BC || {{pini}} || Connected to EEGS pad <abbr title="Unknown">UNK</abbr> | ||
|- | |- | ||
| data-sort-value=" | ! data-sort-value="L99" style="line-height:2em; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden" | | ||
|- | |- | ||
| data-sort-value="M01" | M1 || data-sort-value="PCI_AD04" {{cellcolors|# | | data-sort-value="M01" | M1 || data-sort-value="PCI_AD04" {{cellcolors|#ff6}} PCI_AD4 || data-sort-value="BC_PCI_AD04" | BC_PCI_AD4 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad <abbr title="Unknown">UNK</abbr> ? | ||
|- | |- | ||
| data-sort-value="M02" | M2 || data-sort-value="PCI_AD02" {{cellcolors|# | | data-sort-value="M02" | M2 || data-sort-value="PCI_AD02" {{cellcolors|#ff6}} PCI_AD2 || data-sort-value="BC_PCI_AD02" | BC_PCI_AD2 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad <abbr title="Unknown">UNK</abbr> ? | ||
|- | |- | ||
| data-sort-value="M03" | M3 || data-sort-value="PCI_AD01" {{cellcolors|# | | data-sort-value="M03" | M3 || data-sort-value="PCI_AD01" {{cellcolors|#ff6}} PCI_AD1 || data-sort-value="BC_PCI_AD01" | BC_PCI_AD1 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad <abbr title="Unknown">UNK</abbr> ? | ||
|- | |- | ||
| data-sort-value="M04" | M4 || {{cellcolors|#333|#fff}} VSS2 || GND || {{pin}} || style="color:#888" | Ground | | data-sort-value="M04" | M4 || {{cellcolors|#333|#fff}} VSS2 || GND || {{pin}} || style="color:#888" | Ground | ||
|- | |- | ||
| data-sort-value="M05" | M5 || {{cellcolors|# | | data-sort-value="M05" | M5 || {{cellcolors|#ff6}} PCI_STOP || BC_PCI_STOP || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad <abbr title="Unknown">UNK</abbr> ? | ||
|- | |- | ||
| data-sort-value="M06" | M6 || {{cellcolors|# | | data-sort-value="M06" | M6 || {{cellcolors|#ff6}} PCI_PAR || BC_PCI_PAR || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad <abbr title="Unknown">UNK</abbr> ? | ||
|- | |- | ||
| data-sort-value="M07" | M7 || {{cellcolors|# | | data-sort-value="M07" | M7 || {{cellcolors|#ff6}} PCI_TRDY || BC_PCI_TRDY || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad <abbr title="Unknown">UNK</abbr> ? | ||
|- | |- | ||
| data-sort-value="M08" | M8 || {{cellcolors|# | | data-sort-value="M08" | M8 || {{cellcolors|#ff6}} PCI_CBE0 || BC_PCI_CBE0 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad <abbr title="Unknown">UNK</abbr> ? | ||
|- | |- | ||
| data-sort-value="M09" | M9 || {{cellcolors|# | | data-sort-value="M09" | M9 || {{cellcolors|#ff6}} PCI_FRAME || BC_PCI_FRAME || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad <abbr title="Unknown">UNK</abbr> ? | ||
|- | |- | ||
| data-sort-value="M10" | M10 || {{cellcolors|# | | data-sort-value="M10" | M10 || {{cellcolors|#ff6}} PCI_RST || BC_PCI_RST || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad <abbr title="Unknown">UNK</abbr> ? through a 22 ohm resistor | ||
|- | |- | ||
| data-sort-value="M11" | M11 || {{cellcolors|# | | data-sort-value="M11" | M11 || {{cellcolors|#66f|#ff0}} SW1.5 || SW1.5 || {{pini}} || Connected to [[Syscon Hardware|Syscon]] pad <abbr title="Unknown">UNK</abbr> ([[Template:Syscon_pinout_BGA_200_pads|BGA 200 pads layout]]) ? | ||
|- | |- | ||
| data-sort-value="M12" | M12 || {{cellcolors|#eee|#888}} GPIO33_3 || CL7303 || {{pinnc}} || data-sort-value="Z" style="color:#888" | Testpad | | data-sort-value="M12" | M12 || {{cellcolors|#eee|#888}} GPIO33_3 || CL7303 || {{pinnc}} || data-sort-value="Z" style="color:#888" | Testpad | ||
|- | |- | ||
| data-sort-value="M13" | M13 || {{cellcolors|# | | data-sort-value="M13" | M13 || {{cellcolors|#f6f}} VBLK || EEGS_VBLK1 || {{pino}} || Connected to EEGS pad <abbr title="Unknown">UNK</abbr> ? ('''V'''ertical '''BL'''an'''K''') | ||
|- | |- | ||
| data-sort-value="M14" | M14 || {{cellcolors|# | | data-sort-value="M14" | M14 || {{cellcolors|#f6f}} HBLK || EEGS_HBLK1 || {{pino}} || Connected to EEGS pad <abbr title="Unknown">UNK</abbr> ? ('''H'''orizontal '''BL'''an'''K''') | ||
|- | |- | ||
| data-sort-value=" | ! data-sort-value="M99" style="line-height:2em; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden" | | ||
|- | |- | ||
| data-sort-value="N01" | N1 || data-sort-value="PCI_AD08" {{cellcolors|# | | data-sort-value="N01" | N1 || data-sort-value="PCI_AD08" {{cellcolors|#ff6}} PCI_AD8 || data-sort-value="BC_PCI_AD08" | BC_PCI_AD8 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad <abbr title="Unknown">UNK</abbr> ? | ||
|- | |- | ||
| data-sort-value="N02" | N2 || data-sort-value="PCI_AD05" {{cellcolors|# | | data-sort-value="N02" | N2 || data-sort-value="PCI_AD05" {{cellcolors|#ff6}} PCI_AD5 || data-sort-value="BC_PCI_AD05" | BC_PCI_AD5 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad <abbr title="Unknown">UNK</abbr> ? | ||
|- | |- | ||
| data-sort-value="N03" | N3 || {{cellcolors|# | | data-sort-value="N03" | N3 || {{cellcolors|#d90|#fff}} PLLAVD0 || +1.5V_BRIDGE || {{pin}} || | ||
|- | |- | ||
| data-sort-value="N04" | N4 || data-sort-value="PCI_AD00" {{cellcolors|# | | data-sort-value="N04" | N4 || data-sort-value="PCI_AD00" {{cellcolors|#ff6}} PCI_AD0 || data-sort-value="BC_PCI_AD00" | BC_PCI_AD0 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad <abbr title="Unknown">UNK</abbr> ? | ||
|- | |- | ||
| data-sort-value="N05" | N5 || {{cellcolors|# | | data-sort-value="N05" | N5 || {{cellcolors|#ff6}} PCI_SERR || BC_PCI_SERR || {{pino}} || Connected to [[South Bridge]] [[CXD2973GB]] pad <abbr title="Unknown">UNK</abbr> ? | ||
|- | |- | ||
| data-sort-value="N06" | N6 || {{cellcolors|# | | data-sort-value="N06" | N6 || {{cellcolors|#ff6}} PCI_DEVSEL || BC_PCI_DEVSEL || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad <abbr title="Unknown">UNK</abbr> ? | ||
|- | |- | ||
| data-sort-value="N07" | N7 || {{cellcolors|# | | data-sort-value="N07" | N7 || {{cellcolors|#ff6}} PCI_CBE2 || BC_PCI_CBE2 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad <abbr title="Unknown">UNK</abbr> ? | ||
|- | |- | ||
| data-sort-value="N08" | N8 || {{cellcolors|# | | data-sort-value="N08" | N8 || {{cellcolors|#ff6}} PCI_GNT || BC_PCI_GNT1 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad <abbr title="Unknown">UNK</abbr> ? | ||
|- | |- | ||
| data-sort-value="N09" | N9 || {{cellcolors|# | | data-sort-value="N09" | N9 || {{cellcolors|#66f|#ff0}} SW2.65 || SW2.65 || {{pini}} || Connected to [[Syscon Hardware|Syscon]] pad <abbr title="Unknown">UNK</abbr> ([[Template:Syscon_pinout_BGA_200_pads|BGA 200 pads layout]]) ? | ||
|- | |- | ||
| data-sort-value="N10" | N10 || {{cellcolors|# | | data-sort-value="N10" | N10 || {{cellcolors|#66f|#ff0}} SW3.3 || SW3.3 || {{pini}} || Connected to [[Syscon Hardware|Syscon]] pad <abbr title="Unknown">UNK</abbr> ([[Template:Syscon_pinout_BGA_200_pads|BGA 200 pads layout]]) ? | ||
|- | |- | ||
| data-sort-value="N11" | N11 || {{cellcolors|# | | data-sort-value="N11" | N11 || {{cellcolors|#66f|#ff0}} SW1.81 || SW1.81 || {{pini}} || Connected to [[Syscon Hardware|Syscon]] pad <abbr title="Unknown">UNK</abbr> ([[Template:Syscon_pinout_BGA_200_pads|BGA 200 pads layout]]) ? | ||
|- | |- | ||
| data-sort-value="N12" | N12 || {{cellcolors|#eee|#888}} GPIO33_4 || CL7308 || {{pinnc}} || data-sort-value="Z" style="color:#888" | Testpad | | data-sort-value="N12" | N12 || {{cellcolors|#eee|#888}} GPIO33_4 || CL7308 || {{pinnc}} || data-sort-value="Z" style="color:#888" | Testpad | ||
|- | |- | ||
| data-sort-value="N13" | N13 || {{cellcolors|# | | data-sort-value="N13" | N13 || {{cellcolors|#88f|#ff0}} PCLKEN || PCLKEN || {{pini}} || Connected to [[Syscon Hardware|Syscon]] pad <abbr title="Unknown">UNK</abbr> ([[Template:Syscon_pinout_BGA_200_pads|BGA 200 pads layout]]) ? | ||
|- | |- | ||
| data-sort-value="N14" | N14 || {{cellcolors|# | | data-sort-value="N14" | N14 || {{cellcolors|#88f|#ff0}} EGRST || EGRST || {{pini}} || Connected to [[Syscon Hardware|Syscon]] pad <abbr title="Unknown">UNK</abbr> ([[Template:Syscon_pinout_BGA_200_pads|BGA 200 pads layout]]) ?. It seems this line is shared with EEGS, both are reset together | ||
|- | |- | ||
| data-sort-value=" | ! data-sort-value="N99" style="line-height:2em; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden; border-right:hidden" | || data-sort-value="ZZZ" style="border-left:hidden" | | ||
|- | |- | ||
| data-sort-value="P01" | P1 || {{cellcolors|# | | data-sort-value="P01" | P1 || {{cellcolors|#ff6}} PCI_AD12 || BC_PCI_AD12 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad <abbr title="Unknown">UNK</abbr> ? | ||
|- | |- | ||
| data-sort-value="P02" | P2 || {{cellcolors|#333|#fff}} PLLAVS0 || GND || {{pin}} || style="color:#888" | Ground | | data-sort-value="P02" | P2 || {{cellcolors|#333|#fff}} PLLAVS0 || GND || {{pin}} || style="color:#888" | Ground | ||
|- | |- | ||
| data-sort-value="P03" | P3 || {{cellcolors|# | | data-sort-value="P03" | P3 || {{cellcolors|#ff6}} PCI_CLK || BC_PCI_CLK || {{pino}} || Connected to [[South Bridge]] [[CXD2973GB]] pad <abbr title="Unknown">UNK</abbr> ? through a 49.9 ohm resistor <!-- Connected to [[Timebases#ICS_ICS1493G-18LFT | ICS1493G-18LFT]] pin 5 ? --> | ||
|- | |- | ||
| data-sort-value="P04" | P4 || {{cellcolors|# | | data-sort-value="P04" | P4 || {{cellcolors|#ff6}} PCI_CBE1 || BC_PCI_CBE1 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad <abbr title="Unknown">UNK</abbr> ? | ||
|- | |- | ||
| data-sort-value="P05" | P5 || {{cellcolors|# | | data-sort-value="P05" | P5 || {{cellcolors|#ff6}} PCI_PERR || BC_PCI_PERR || {{pino}} || Connected to [[South Bridge]] [[CXD2973GB]] pad <abbr title="Unknown">UNK</abbr> ? | ||
|- | |- | ||
| data-sort-value="P06" | P6 || {{cellcolors|# | | data-sort-value="P06" | P6 || {{cellcolors|#ff6}} PCI_IRDY || BC_PCI_IRDY || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad <abbr title="Unknown">UNK</abbr> ? | ||
|- | |- | ||
| data-sort-value="P07" | P7 || {{cellcolors|# | | data-sort-value="P07" | P7 || {{cellcolors|#ff6}} PCI_CBE3 || BC_PCI_CBE3 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad <abbr title="Unknown">UNK</abbr> ? | ||
|- | |- | ||
| data-sort-value="P08" | P8 || {{cellcolors|# | | data-sort-value="P08" | P8 || {{cellcolors|#ff6}} PCI_REQ || BC_PCI_REQ1 || {{pini}} || Connected to [[South Bridge]] [[CXD2973GB]] pad <abbr title="Unknown">UNK</abbr> ? | ||
|- | |- | ||
| data-sort-value="P09" | P9 || {{cellcolors|# | | data-sort-value="P09" | P9 || {{cellcolors|#66f|#ff0}} SW1.8 || SW1.8 || {{pini}} || Connected to [[Syscon Hardware|Syscon]] pad <abbr title="Unknown">UNK</abbr> ([[Template:Syscon_pinout_BGA_200_pads|BGA 200 pads layout]]) ? | ||
|- | |- | ||
| data-sort-value="P10" | P10 || {{cellcolors|# | | data-sort-value="P10" | P10 || {{cellcolors|#66f|#ff0}} SW2.5 || SW2.5 || {{pini}} || Connected to [[Syscon Hardware|Syscon]] pad <abbr title="Unknown">UNK</abbr> ([[Template:Syscon_pinout_BGA_200_pads|BGA 200 pads layout]]) ? | ||
|- | |- | ||
| data-sort-value="P11" | P11 || {{cellcolors|# | | data-sort-value="P11" | P11 || {{cellcolors|#66f|#ff0}} SW1.2 || SW1.2 || {{pini}} || Connected to [[Syscon Hardware|Syscon]] pad <abbr title="Unknown">UNK</abbr> ([[Template:Syscon_pinout_BGA_200_pads|BGA 200 pads layout]]) ? | ||
|- | |- | ||
| data-sort-value="P12" | P12 || {{cellcolors|# | | data-sort-value="P12" | P12 || {{cellcolors|#66f|#ff0}} SW3.1 || SW3.1 || {{pini}} || Connected to [[Syscon Hardware|Syscon]] pad <abbr title="Unknown">UNK</abbr> ([[Template:Syscon_pinout_BGA_200_pads|BGA 200 pads layout]]) ? | ||
|- | |- | ||
| data-sort-value="P13" | P13 || {{cellcolors|#eee|#888}} GPIO33_7 || CL7301 || {{pinnc}} || data-sort-value="Z" style="color:#888" | Testpad | | data-sort-value="P13" | P13 || {{cellcolors|#eee|#888}} GPIO33_7 || CL7301 || {{pinnc}} || data-sort-value="Z" style="color:#888" | Testpad | ||
|- | |- | ||
| data-sort-value="P14" | P14 || {{cellcolors|# | | data-sort-value="P14" | P14 || {{cellcolors|#88f|#ff0}} PWRUP_EE || PWRUP_EE || {{pini}} || Connected to [[Syscon Hardware|Syscon]] pad <abbr title="Unknown">UNK</abbr> ([[Template:Syscon_pinout_BGA_200_pads|BGA 200 pads layout]]) ?. It seems this line is shared with EEGS, both are powered up together | ||
|} | |} | ||
{{Motherboard Components}}<noinclude>[[Category:Main]]</noinclude> | {{Motherboard Components}}<noinclude>[[Category:Main]]</noinclude> |