Editing CELL BE
Jump to navigation
Jump to search
The edit can be undone. Please check the comparison below to verify that this is what you want to do, and then publish the changes below to finish undoing the edit.
Latest revision | Your text | ||
Line 46: | Line 46: | ||
! ABBR !! Usage !! Speed !! Notes | ! ABBR !! Usage !! Speed !! Notes | ||
|- | |- | ||
| BEI || Broadband engine interface || | | BEI || Broadband engine interface || || I/O Controller to FlexIO(/RSX) | ||
|- | |- | ||
| EIB || Element interconnect bus || 1.6GHz | | EIB || Element interconnect bus || 1.6GHz || used as communication ring for the 8 SPE (and PPU + MIC + BEI) | ||
|- | |- | ||
| FlexIO || High-speed I/O interface || | | FlexIO || High-speed I/O interface || || Flex I/O to [[RSX]] | ||
|- | |- | ||
| L2 || Level 2 cache || 3.2GHz | | L2 || Level 2 cache || 3.2GHz || 512KB L2 cache for PPE | ||
|- | |- | ||
| MIC || Memory interface controller || | | MIC || Memory interface controller || || Memory controller to XIO(/Rambus XDR) | ||
|- | |- | ||
| MBL || MIC bus logic || | | MBL || MIC bus logic || || From MIC(/PPE) to EIB(/SPE's) | ||
|- | |- | ||
| PPE || Power processor element || 3.2GHz | | PPE || Power processor element || 3.2GHz || Main dualthreaded CPU | ||
|- | |- | ||
| SPE || Synergistic processor element || <span title="see SPU table below">3.2GHz/1.6GHz</span> || 8 present, 1 disabled from factory | | SPE || Synergistic processor element || <span title="see SPU table below">3.2GHz/1.6GHz</span> || 8 present, 1 disabled from factory | ||
|- | |- | ||
| XIO || Extreme data rate I/O cell || | | XIO || Extreme data rate I/O cell || || Rambus XDR Interface | ||
|- | |- | ||
| TEST || Test control unit | | TEST || Test control unit/pervasive logic || || Used for preboot, selfcheck (and secureboot?) | ||
|- | |- | ||
| PLL || Phase-Locked Loop || 400MHz || Before preboot external clock (400MHz) is used (see [[Timebases]])<br />afterwards only internal PLL | | PLL || Phase-Locked Loop || 400MHz || Before preboot external clock (400MHz) is used (see [[Timebases]])<br />afterwards only internal PLL for main clocks | ||
|- | |- | ||
|} | |} | ||
Line 76: | Line 76: | ||
! ABBR !! Usage !! Speed !! Notes | ! ABBR !! Usage !! Speed !! Notes | ||
|- | |- | ||
| BIU || Bus interface unit || 1.6GHz | | BIU || Bus interface unit || 1.6GHz || connects DMAC+EIB and LS+EIB | ||
|- | |- | ||
| DMAC || Direct memory access controller || 1.6GHz | | DMAC || Direct memory access controller || 1.6GHz || controls DMA, SPU+LS and BIU(/EIB) | ||
|- | |- | ||
| EIB || Element interconnect bus || 1.6GHz | | EIB || Element interconnect bus || 1.6GHz || busring to which all SPE's are connected (and PPU + MIC + BEI) | ||
|- | |- | ||
| LS || Local store || 3.2GHz | | LS || Local store || 3.2GHz || 256KB of local memory, accessable via DMA/MBOX | ||
|- | |- | ||
| MFC || Memory flow controller || 1.6GHz | | MFC || Memory flow controller || 1.6GHz || | ||
|- | |- | ||
| MIC || Memory interface controller || | | MIC || Memory interface controller || || Memory controller to XIO(/Rambus XDR) | ||
|- | |- | ||
| MMIO || Memory-mapped I/O || 1.6GHz | | MMIO || Memory-mapped I/O || 1.6GHz || | ||
|- | |- | ||
| MMU || Memory management unit || 1.6GHz | | MMU || Memory management unit || 1.6GHz || used by DMAC for management | ||
|- | |- | ||
| SPU || Synergistic processor unit || 3.2GHz | | SPU || Synergistic processor unit || 3.2GHz || SPU execution unit | ||
|- | |- | ||
| TLB || Translation lookaside buffer || 1.6GHz | | TLB || Translation lookaside buffer || 1.6GHz || used by MMU as buffer | ||
|- | |- | ||
|} | |} |